## **Quartus II Software Release Notes**



RN-01048-1.0

This document provides late-breaking information about the following areas of this version of the Altera<sup>®</sup> Quartus<sup>®</sup>II software. For information about memory, disk space, system requirements, and device support in this version of the Quartus II software, along with the latest information about timing and power models, refer to the Quartus II Device Support Release Notes on the Altera website at

http://www.altera.com/literature/lit-rn-q2\_archive.jsp.

This document contains the following sections:

- "New Features & Enhancements" on page 1
- "EDA Interface Information" on page 2
- "Changes to Software Behavior" on page 3
- "Known Issues & Workarounds" on page 7
- "Platform-Specific Issues" on page 15
- "Device Family Issues" on page 18
- "SOPC Builder Issues" on page 30
- "EDA Integration Issues" on page 34
- "Memory Interface Issues" on page 36
- "Simulation Model Changes" on page 42
- "Latest Known Quartus II Software Issues" on page 43
- "Software Issues Resolved" on page 43

#### **New Features & Enhancements**

The Quartus II software version 9.0 includes the following new features and enhancements:

- The Tasks window, which provides flow-based access to processes and tools available in the Quartus II software, now offers customizable flows based on the two standard flows.
- The Quartus II software version 9.0 provides the SSN Analyzer for improved signal integrity and faster board design. For each input and output pin in the design, the SSN Analyzer estimates the voltage noise caused by simultaneous switching of output pins on the device. The SSN Analyzer is available for the Stratix III device family.
- The new Archiver now allows you to either select pre-defined file sets or create custom file sets for archiving.
- SOPC Builder contains enhanced display filtering features that are useful for large system visualization.

In the Quartus II software version 9.0 SP2, the following support is available for these devices:

- Full support for the Arria II GX device EP2AGX125 ES.
- Full support for the Cyclone III LS device EP3CLS200.

- Full support for the Stratix IV device EP4SE530 ES.
- Advance support for these Arria II GX devices: EP2AGX20, EP2AGX30, EP2AGX45, EP2AGX65, EP2AGX95, EP2AGX125<sup>1</sup>, EP2AGX190, and EP2AGX260.
- Advance support for these Cyclone III LS devices: EP3CLS70, EP3CLS100, and EP3CLS150.
- Advance support for these Stratix IV devices: EP4SE230, EP4SE530<sup>1</sup>, EP4SGX70, EP4SGX110, EP4SGX180, EP4SGX290, EP4SGX230<sup>1</sup>, EP4SGX360, and EP4SGX530<sup>1</sup>.
- Initial information support for these Stratix IV devices: EP4S40G2, EP4S40G5, EP4S100G2, and EP4S100G5.
- Compilation support with preliminary timing and power analysis support for these HardCopy III devices: HC315, HC325, and HC335.
- Compilation support with preliminary timing and power analysis support for these HardCopy IV devices: HC4E25 and HC4E35

<sup>1</sup>Full compilation, simulation, timing analysis, and programming support is now available for EP2AGX125 ES, EP4SE530 ES, EP4SGX230 ES, and EPS4GX530 ES.

## **EDA Interface Information**

The current version of the Quartus II software supports the following EDA tools.

| Synthesis Tools                                  | Version            | NativeLink<br>Support |
|--------------------------------------------------|--------------------|-----------------------|
| Synopsys Synplify & Synplify Pro                 | C-2009.03          | $\checkmark$          |
| Mentor Graphics Precision RTL Synthesis          | 2009a update 1     | $\checkmark$          |
| Mentor Graphics LeonardoSpectrum                 | 2008b              | $\checkmark$          |
| Synopsys Design Compiler                         | 2004.12-SP4        |                       |
| Mentor Graphics DK Design Suite                  | 5.0 SP5            | $\checkmark$          |
| Simulation Tools                                 | Version            | NativeLink<br>Support |
| Mentor Graphics ModelSim                         | 6.4a               | $\checkmark$          |
| Mentor Graphics ModelSim-Altera                  | 6.4a               | $\checkmark$          |
| Mentor Graphics ModelSim-Altera Starter Edition  | 6.4a               | $\checkmark$          |
| Cadence NC-Sim                                   | 6.2 (Linux only)   | $\checkmark$          |
| Synopsys VCS / VCS MX                            | Y-2006.06-SP1      | $\checkmark$          |
| Aldec Active-HDL                                 | 8.1 (Windows only) | $\checkmark$          |
| Aldec Riviera-PRO                                | 2008.06            | $\checkmark$          |
| Formal Verification Tools (Equivalence Checking) | Version            | NativeLink<br>Support |
| Cadence Encounter Conformal                      | 7.2                |                       |

| Chip Level Static Timing Analysis     | Version   | NativeLink<br>Support |
|---------------------------------------|-----------|-----------------------|
| Synopsys PrimeTime                    | Z-2007.06 | ✓                     |
| Board Level Static Timing Analysis    | Version   | NativeLink<br>Support |
| Mentor Graphics TAU                   | 3.5.01    |                       |
| Board Level Symbol/Pin-out Management | Version   | NativeLink<br>Support |
| Mentor Graphics I/O Designer          | 7.4       |                       |

## **Changes to Software Behavior**

This section documents instances in which the behavior and default settings of this release of the Quartus II software have been changed from earlier releases of the software.

Items listed in the following table represent cases in which the behavior of the current release of the Quartus II software is different from a previous version.

| Description                                                                                                                                                                                                                                                                                        | Workaround                                                                                                                                                                                                                 |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Version 9.0 SP2                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                            |  |
| Design software support for ACEX, APEX, FLEX, and HardCopy<br>Stratix device families will not be provided in future versions of<br>the Quartus II software beginning with version 9.1.                                                                                                            | Use the Quartus II software version 9.0 SP2 or earlier to support those devices. The Quartus II software version 9.0 and the associated service packs will remain available on the Altera website (http://www.altera.com). |  |
| Version 9                                                                                                                                                                                                                                                                                          | .0                                                                                                                                                                                                                         |  |
| The <b>Preserve Hierarchical Boundaries</b> logic option is removed<br>from the Quartus II software version 9.0. As a result, the<br><b>Optimization Technique</b> and <b>Gate-Level Register Retiming</b><br>logic options do not work when set on entities, unless the entity<br>is a partition. | Use partitions instead of entities.                                                                                                                                                                                        |  |
| Changes to the TimeQuest Timing Analyzer behavior in the<br>Quartus II software version 9.0 include the following:                                                                                                                                                                                 |                                                                                                                                                                                                                            |  |
| <ul> <li>set_net_delay now constrains from net (output pin) to<br/>net/keeper, not individual edges.</li> </ul>                                                                                                                                                                                    |                                                                                                                                                                                                                            |  |
| <ul> <li>read_sdc now processes HDL-embedded constraints before<br/>reading SDC files.</li> </ul>                                                                                                                                                                                                  |                                                                                                                                                                                                                            |  |
| <ul> <li>report_min_pulse_width now performs pulse-width checks<br/>at all nodes in the clock network.</li> </ul>                                                                                                                                                                                  |                                                                                                                                                                                                                            |  |
| The GXB Migration Guide Reports and temporary migration flow from Arria GX and Stratix II GX to Arria II GX and Stratix IV GX for customer evaluation are no longer available.                                                                                                                     | Instead of using the migration flow in the software, use a manual altgx migration.                                                                                                                                         |  |
| Version 8.1                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                            |  |
| The Quartus II software version 8.1 supports Mentor Graphics<br>ModelSim 6.3g. Mentor Graphics ModelSim-Altera Edition and<br>Web Edition are labeled as 6.3g_p1.                                                                                                                                  |                                                                                                                                                                                                                            |  |

| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Workaround                                                                                                                                                                                                                                                                                                                                                                            |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| The Quartus II software version 8.1 automatically adds a clock frequency constraint of 10 MHz for the JTAG TCK clock pin for Cyclone III devices, Stratix III devices, and newer FPGA families.                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Version 8.0 SP1                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Exporting a Memory Initialization File (. <b>mif</b> or . <b>hex</b> ) to a RAM<br>Initialization File (. <b>rif</b> ) format is no longer supported in Quartus II<br>software versions 8.0 and later.                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Version 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | .2                                                                                                                                                                                                                                                                                                                                                                                    |  |
| The Generate back-annotation data for time closure option in the Design Entry/Synthesis page under EDA Tool Settings in the Settings dialog box is no longer available.                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Constraining cells or routing causes problems for designs ported<br>from the Quartus II software version 7.1 or 7.1 SP1 to the<br>Quartus II software version 7.2, because location assignments to<br>the following block types are incompatible:                                                                                                                                                                                                                         | To prevent this incompatibility, remove the location assignments and the routing constraints.                                                                                                                                                                                                                                                                                         |  |
| IOPAD                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| IOIBUF                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| IOOBUF                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| DDIOOUTCELL                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| DDIOOECELL                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| PSEUDODIFFOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| ${\tt CLKCTRL}$ (if specified as X,Y,N instead of as a user string)                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| For the alt2gxb megafunction, when adaptive equalization is activated for a specific channel, rx_eqctrl writes to that channel do not have any effect.                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| In the Quartus II software version 7.2, there is no support for DQSB pins in Arria GX devices, but some Quartus II version 7.2 designs require DQSB pins.                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| The Quartus II software no longer supports Synopsys Formality software.                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                       |  |
| The Quartus II software no longer supports the Synopsys<br>PrimeTime VHDL software.                                                                                                                                                                                                                                                                                                                                                                                       | Use the PrimeTime Verilog software to perform timing<br>analysis for your design. To generate the PrimeTime<br>Verilog files, select <b>Verilog</b> in the Format for output<br>netlist list on the <b>Timing Analysis</b> page under <b>EDA Tool</b><br><b>Settings</b> .                                                                                                            |  |
| The TimeQuest Timing Analyzer supports clock-as-data analysis<br>in the Quartus II software version 7.2, while previous versions of<br>the Quartus II software did not. This results in the TimeQuest<br>analyzer reporting new timing paths where the start point (from<br>node) of the path is a clock node (the target of a <b>create_clock</b> or<br>a <b>create_generated_clock</b> command. The Classic Timing<br>Analyzer does not support clock-as-data analysis. | The behavior, which is correct, is documented in "The<br>Quartus II TimeQuest Timing Analyzer" chapter in the<br><i>Quartus II Handbook</i> . You may need to modify your<br>constraints to compensate for the clock-as-data<br>analysis support if new timing violations are listed for<br>your design, and you believe these violations are overly<br>conservative for your design. |  |

| Description                                                                                                                                                                                                                                                                                                                                                                                                                          | Westereund                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description                                                                                                                                                                                                                                                                                                                                                                                                                          | Workaround                                                                                                                                                                                                                                                                 |
| The functionality of the earlier TimeQuest SDC File Editor has<br>been merged into the main Quartus II Text Editor. The<br>Constraints menu from the earlier TimeQuest SDC File Editor is<br>now located in the Quartus II Text Editor on the Edit menu on the<br>Insert Constraints submenu.                                                                                                                                        |                                                                                                                                                                                                                                                                            |
| Starting in the Quartus II software version 7.0, when you use OC-12 with 155.52 Mhz inclock, the alt2gxb megafunction generates a design with incorrect data rate. The incorrect data rate is double of what you designed.                                                                                                                                                                                                           | Starting in the Quartus II software version 7.2, when<br>you use the SONET OC-12 protocol with the input clock<br>frequency of 155.52 Mhz, refclk divider is generated by<br>the alt2gxb megafunction in order to obtain the correct<br>data rate.                         |
| The TimeQuest Timing Analyzer now performs multicorner timing analysis by default during full compilation. This behavior can be changed in the <b>TimeQuest Timing Analyzer</b> page in the <b>Settings</b> dialog box.                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                            |
| Version 7.                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                                                                                                                                          |
| When using the SignalTap II Logic Analyzer, if you select a signal<br>to be tapped that cannot be found in the netlist, the Quartus II<br>software will give a critical warning and proceed with<br>compilation. This is a change of behavior from version 6.1 in<br>which compilation would stop with an error message.                                                                                                             | To remove the warnings, remove nonexistent nodes<br>from the SignalTap II Logic Analyzer. To revert to the<br>behavior of version 6.1 and earlier, you can promote all<br>critical warnings to error messages in the Messages<br>section of the <b>Options</b> dialog box. |
| The altlvds_tx megafunction shows the actual phase shift of the tx_outclock generated instead of the core clock frequency. This change is only a change in the information that is displayed, and does not change the actual implementation.                                                                                                                                                                                         |                                                                                                                                                                                                                                                                            |
| PLLs in Stratix II and Cyclone II devices now have a new<br>parameter, sim_gate_lock_device_behavior, that is<br>OFF by default. This new parameter uses a fixed, internal value of<br>7 to simulate the gate lock feature. If the value is set to ON, you<br>can simulate the actual device behavior for gated lock using the<br>parameter value gate_lock_counter, as you could in earlier<br>versions of the Quartus II software. |                                                                                                                                                                                                                                                                            |
| The Quartus II software version 7.1 Power Analyzer enhances the accuracy of the maximum static power estimate for Stratix II and Stratix II GX devices. The maximum static power drawn from the VCCPD power supply for Stratix II and Stratix II GX devices utilizing maximum power characteristics increases in the Power Analyzer power estimate by at most 15mW (depending on the device size.)                                   |                                                                                                                                                                                                                                                                            |

| Description                                                                                                                                                                                                                                                                                            | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The Quartus II software version 7.1 issues the error:<br>"Error (10621): VHDL Use Clause error at<br><location>: more than one Use Clause<br/>imports a declaration of simple name<br/>"<name>" none of the declarations are<br/>directly visible."</name></location>                                  | Remove one of the conflicting Use Clauses. For<br>example, use either STD_LOGIC_SIGNED or<br>STD_LOGIC_UNSIGNED, but not both.                                                                                                                                                                                                                                                                                                                                                       |
| However, the Quartus II software version 7.0 and earlier did not<br>issue the error for the same design.<br>This changed behavior arises when a design imports overloaded<br>subprograms with the same signature from different packages<br>such as STD LOGIC UNSIGNED and                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| STD_LOGIC_SIGNED. Both these packages define binary<br>operations on STD_LOGIC_VECTOR arguments. Earlier<br>versions of the software incorrectly favored the first imported<br>declaration.                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| The format for Conversion Setup Files ( <b>.cof</b> ) has changed. The element defined below (in DTD syntax) has been introduced:                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ELEMENT hex_block<br (hex_filename,hex_addressing, hex_offset)>                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ELEMENT hex_filename (#PCDATA)                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ELEMENT hex_addressing (#PCDATA)                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -hex_addressing value is either relative<br or absolute> ELEMENT hex_offset<br (#PCDATA)>                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| In addition the following elements have been deprecated:                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ELEMENT bottom_boot_block<br (bottom_boot_filename,bottom_ addressing)>                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ELEMENT main_block (main_filename,<br main_addressing)>                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Version 6.                                                                                                                                                                                                                                                                                             | .0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| The TimeQuest Timing Analyzer's <b>QSF2SDC</b> conversion utility<br>cannot properly convert all Classic Timing Analyzer timing<br>assignments. The results from the TimeQuest Timing Analyzer<br>may also be different from the Classic Timing Analyzer due to<br>other default behavior differences. | The <b>QSF2SDC</b> conversion utility is considered a guide to<br>help reduce the time to switch to the TimeQuest<br>analyzer, and it is not intended to make the TimeQuest<br>analyzer a plug-in replacement for the Quartus II Classic<br>Timing Analyzer. You should review all converted SDC<br>constraints for correctness and completeness. Refer to<br>the "Switching To the TimeQuest Timing Analyzer"<br>chapter in the <i>Quartus II Handbook</i> for more<br>information. |
| Beginning in the 6.0 release, the Quartus II Parallel Flash Loader megafunction (altparallel_flash_loader) erases flash memory blocks before programming them.                                                                                                                                         | No action is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Description                                                                                                                                                                                                                                                                                                                                                                              | Workaround                                                                                                                                                                                                                            |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Beginning in the 6.0 release, Quartus II integrated synthesis<br>handles bidirectional pins differently. For example if bidir1<br>and bidir2 are declared as inouts, the assignment<br>bidir1 <= bidir2 creates a directional connection in<br>which data flows from bidir2 to bidir1. In the Quartus II<br>software version 5.1 and earlier, a bidirectional connection was<br>created. | If your design requires that data flow in both directions,<br>you must directly connect the bidirectional pins together<br>without using an assignment statement. Assignment<br>statements always produce a unidirectional data flow. |  |
| Version 5.1 SP2 and earlier                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                       |  |
| The following megafunctions have clear box models that contain<br>assignments that are not stored in the Quartus Settings File<br>(.qsf) and are not written out to a Verilog Quartus Mapping File<br>(.vqm): altdqs, altdq, altddio_bidir, altddio_out, altddio_input,<br>altlvds_rx, altlvds_tx, altufm_i2c, dcfifo, alt2gxb_reconfig                                                  | Do not save your atom netlist file as a Verilog Quartus<br>Mapping file if you are using these megafunctions.                                                                                                                         |  |

# **Known Issues & Workarounds**

#### **General Quartus II Software Issues**

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                          | Workaround                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 9.0 SP2                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                   |
| In designs targeting Arria GX, Arria II GX, Stratix II,<br>Stratix II GX, Stratix III, Stratix IV E, Stratix IV GT, or<br>Stratix IV GX devices, when you program the design<br>security key using an Encryption Key Programming<br>(.ekp) file with tamper protection mode enabled, the<br>operation (programming of key bits and the tamper<br>protection bit) is performed correctly, but the following<br>false error messages are issued: | Contact Altera Technical Support by creating a Service Request<br>at http://www.altera.com/mysupport and provide them the<br>reference number <b>rd07072009_630</b> .                             |
| Error: Verification failed for device number <number></number>                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                   |
| Error: Operation Failed                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                   |
| Vers                                                                                                                                                                                                                                                                                                                                                                                                                                           | ion 9.0 SP1                                                                                                                                                                                       |
| When a RAM is inferred under all the following conditions, the synthesized circuit is not guaranteed to be correct:                                                                                                                                                                                                                                                                                                                            | To solve this problem, either disable RAM inference or rewrite<br>the HDL description of the RAM. RAM inference can be disabled<br>by setting the ramstyle attribute to "logic" or by setting the |
| <ul> <li>The read from and write to the memory occur in the<br/>same always block or process.</li> </ul>                                                                                                                                                                                                                                                                                                                                       | auto_ram_recognition variable to Off. Alternatively, a<br>different HDL description can be used for the RAM (refer to the<br>"Informa Memory Expections from HDL Code" chapter in the             |
| <ul> <li>The always block or process that reads/writes to the<br/>memory array is combinational.</li> </ul>                                                                                                                                                                                                                                                                                                                                    | "Inferring Memory Functions from HDL Code" chapter in the <i>Quartus II Handbook</i> ).                                                                                                           |
| The write assignment happens before the read.                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                   |
| <ul> <li>The RAM is single-port.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                   |

| Issue                                                                                                                                                                                                                                                                                                                                                                     | Workaround                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| When you compile a project, and then try to open the<br>Assignment Editor, the Quartus II software displays an<br>internal error if the selected devices in the <b>Migration</b><br><b>Devices</b> dialog box include EP4SGX290KF40C3,<br>EP4SGX360KF40C3, and EP4SGX530KH40C3.                                                                                           | In the <b>Device</b> page in the <b>Settings</b> dialog box, click <b>Migration</b><br><b>Devices</b> . In the <b>Migration Devices</b> dialog box, click <b>OK</b> to close<br>the dialog box. In the <b>Device</b> page, click <b>OK</b> to close the page.                                                                                                |
| An internal error occurs when you use Incremental<br>SignalTap II to tap an output port that is stuck at VCC or<br>GND.                                                                                                                                                                                                                                                   | Remove the tap node from your SignalTap II instance.                                                                                                                                                                                                                                                                                                         |
| Internal Error: Sub-system: AMERGE,<br>File:                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                              |
| <pre>/quartus/atm/amerge/amerge_incr_tap.c pp, Line: 6076</pre>                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                              |
| oterm                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                              |
| Stack Trace:                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                              |
| 0x19F1C : amerge_mini_merge +<br>0x16B3C (atm_amerge)                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                              |
| End-trace                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                              |
| In projects targeting Stratix IV GT and Arria GX devices,<br>transceivers with ALTGX instances created in the<br>Quartus II software version 9.0 SP1 might display an<br>internal error in versions of the Quartus II software later<br>than 9.0 SP1:                                                                                                                     | Regenerate the ALTGX instances.                                                                                                                                                                                                                                                                                                                              |
| <pre>Internal Error: Sub-system: FHSSI, File: /quartus/fitter/fhssi/fhssi_cell_grou p.cpp, Line: 1463</pre>                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                              |
| aux_cell != NULL                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                              |
| Ve                                                                                                                                                                                                                                                                                                                                                                        | ersion 9.0                                                                                                                                                                                                                                                                                                                                                   |
| In the Quartus II software version 9.0, the <b>set_net_delay</b><br>Tcl command is optimized by the Fitter, but in the<br>Quartus II software version 8.1, it was not.                                                                                                                                                                                                    | The Quartus II software version 9.0 correctly optimizes this command in the Fitter. Re-run the Fitter on your design in the Quartus II software version 9.0.                                                                                                                                                                                                 |
| The Quartus II software version 8.1 did not correctly synthesize case statements if the case expression is smaller than the case item expressions and contained a binary or ternary operator, for example (address << 2).                                                                                                                                                 | The incorrect synthesis is fixed in the Quartus II software version 9.0. To avoid the issue when compiling with the Quartus II software version 8.1, increase the size of the case expression. You can do this artificially by adding $\langle N \rangle$ 'sb0 to the expression, where $\langle N \rangle$ is the size of the largest case item expression. |
| The ALTGX MegaWizard allows the reset ports to be selected or deselected. But deselecting the reset ports may make the simulation output become undefined.                                                                                                                                                                                                                | Always keep the reset ports enabled.                                                                                                                                                                                                                                                                                                                         |
| If you use the Advanced I/O Timing feature and migrate from the Quartus II software version 8.1 or earlier, you may see decreased minimum pulse width requirements on the I/Os compared to the previous versions. This can result in increased $f_{MAX}$ on some paths. The change only applies only to I/O pins with board trace models that include transmission lines. |                                                                                                                                                                                                                                                                                                                                                              |

| Issue                                                                                                                                                                                                                                                                                                                                                         | Workaround                                                                                                                                                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In the Quartus II software versions 9.0 and later,<br>STRATIX_II_TERMINATION assignments are ignored for<br>Cyclone III, Stratix III, and Stratix IV.                                                                                                                                                                                                         | In the Quartus II software version 9.0, these assignments are<br>ignored. Use the <b>Input Termination</b> and <b>Output Termination</b><br>logic options to make on-chip termination (OCT) assignments in<br>Cyclone III, Stratix III, and Stratix IV device families. |
|                                                                                                                                                                                                                                                                                                                                                               | Check the Fitter report panels after fitting to verify which OCT value is applied to each pin.                                                                                                                                                                          |
| When a design targeting the Arria II GX or Stratix IV<br>families is simulated in the Quartus II software, the<br>rx_bistdone output signal of the altgx<br>megafunction does not go high in PRBS high, low, or<br>mixed frequency settings. This behavior is expected<br>hardware behavior, and the data pattern generated is for<br>PMA signal observation. | Ignore rx_bistdone and rx_bisterr in these settings.                                                                                                                                                                                                                    |
| In the ALTGX MegaWizard, the GT Common Mode Voltage is 1.2V, but the MegaWizard shows 1.1V.                                                                                                                                                                                                                                                                   | The Quartus II software ignores the incorrect voltage.                                                                                                                                                                                                                  |
| During simulation in the Quartus II software version 9.0,<br>the output busy signal becomes stuck in an undefined<br>state even if any of the inputs to the altgx_reconfig block<br>are correctly set as undefined.                                                                                                                                           | Add a reset port.                                                                                                                                                                                                                                                       |
| Designs targeting Stratix IV devices and that contain<br>instances of the altgxb megafunction may take more than<br>an hour in Analysis & Elaboration or Analysis &<br>Synthesis.                                                                                                                                                                             |                                                                                                                                                                                                                                                                         |
| To use the OpenCore Plus hardware evaluation feature<br>with unlicensed IP that supports the feature, you must<br>first select a specific device. The Quartus II software<br>version 9.0 and later does not support the OpenCore Plus<br>hardware evaluation feature for Auto devices.                                                                        | On the <b>Device</b> page in the <b>Settings</b> dialog box, turn on <b>Specific</b><br><b>device selected in 'Available devices' list</b> and select a specific<br>device in the <b>Available devices</b> list.                                                        |
| The following Internal Error in the Quartus II software version 9.0 occurs because RAMs with one word are not allowed in the Quartus II software version 9.0.                                                                                                                                                                                                 | Update the design to remove the one-word RAM. If the affected design contains DSP logic generated with DSP Builder, re-generate the DSP logic with DSP Builder version 9.0.                                                                                             |
| <pre>Internal Error: Sub-system: ASMRAM, File: /quartus/comp/asmram/asm_ram_model_ba se.cpp</pre>                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                         |
| When you select an item in the <b>Data Transfer FIFO Depth</b><br>list in the Scatter-Gather DMA Controller MegaWizard,<br>the selection has no effect because the actual FIFO depth<br>is a value calculated from a fixed formula.                                                                                                                           | In the Quartus II software version 9.0, keep the default and do not change the selection in the <b>Data Transfer FIFO Depth</b> list.                                                                                                                                   |
| In the Quartus II software version 9.0, when Perform<br>Physical Synthesis for Combinational Logic for<br>Performance, formal verification cannot be used for<br>45nm and 65nm device families. When setting the formal<br>verification tool, you may see an error.                                                                                           |                                                                                                                                                                                                                                                                         |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                   | Workaround                                                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| If the design uses the altgx megafunction and dynamic<br>reconfiguration with an alternate Transmitter PLL, there<br>is a problem when the alternate transmitter PLL logical<br>reference index is 0. The issue could occur when placing<br>two channels in the same quad, and each channel then<br>starts up using different PLLs. The problem you see is<br>the following internal error during Analysis & Synthesis: | Specify the base data rate on the first page of the MegaWizard.                                                                                                                                                                                                               |
| Internal Error: Sub-system: DSTR,<br>File:<br>/quartus/h/dstr_translator_auto.cpp,                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                               |
| Line: 1773<br>The calling function has passed an<br>illegal DEV PART ENUM                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                               |
| Stack Trace:                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                               |
| 0x9BE8 :<br>DSTR_TRANSLATOR::get_user_string +<br>0x28 (DDB_DSTR)                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                               |
| 0x1900 : dstr_get_user_string +<br>0x10 (DDB_DSTR)                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                               |
| <pre>0x36DA02 :<br/>cut_get_clock_divider_cdb_atom_tgx_hs<br/>si_clock_divider_enum_tgx_hssi_pll_ba<br/>se_data_rate_tgx_hssi_config_atom_nod<br/>es + 0x153F2 (db_cut)</pre>                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                               |
| The following input clock frequencies are invalid for                                                                                                                                                                                                                                                                                                                                                                   | Choose only one of the following input clock frequencies:                                                                                                                                                                                                                     |
| SONET OC12, but show up in the ALTGX MegaWizard:<br>124.416 MHz                                                                                                                                                                                                                                                                                                                                                         | 311.04 MHz                                                                                                                                                                                                                                                                    |
| <ul> <li>248.832 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>77.76 MHz</li> <li>20.000 MHz</li> </ul>                                                                                                                                                                                                                             |
| <ul> <li>497.664 MHz</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         | 62.208 MHz                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                         | 622.08 MHz                                                                                                                                                                                                                                                                    |
| When you click <b>Open Options dialog box - Text Editor</b><br><b>page</b> in the "Use an External Text Editor" page in the Tips<br>& Tricks in the Quartus II software, the <b>Printing</b> page in<br>the <b>Options</b> dialog box opens.                                                                                                                                                                            | <ul> <li>155.52 MHz</li> <li>In the Category list, click Text Editor in the Options dialog box.</li> </ul>                                                                                                                                                                    |
| When you use the CMU PLL, the ALTGX MegaWizard                                                                                                                                                                                                                                                                                                                                                                          | Run the following command:                                                                                                                                                                                                                                                    |
| does not allow you to disable the central clock divider option.                                                                                                                                                                                                                                                                                                                                                         | qmegawiz -silent<br>-wiz_override=USE_GLOBAL_CLK_DIVIDER=FALSE <design></design>                                                                                                                                                                                              |
| In the Quartus II software version 8.1, clock uncertainty assignments that are automatically applied by <b>derive_pll_clocks</b> for soft-CDR was too pessimistic for the rising edge to rising edge and falling edge to falling edge clock transfers of loaden signal for hold analysis.                                                                                                                               | Either run timing analysis in the Quartus II software version 9.0 or manually set the uncertainty value of rising edge to rising edge and falling edge to falling edge clock transfers of the loaden signal to 0 for hold analysis.                                           |
| The ALTGX MegaWizard allows you to choose the ATX<br>PLL for PCIe 2.0 applications; however, this<br>configuration doesn't work properly in 230ES or 530ES<br>silicon.                                                                                                                                                                                                                                                  | The ATX PLL placement constraints may be more constrained<br>for some devices, and it's recommended that the pin out is<br>created with the ATX PLL. Once the pin placement is fixed,<br>update the ALTGX instance and choose the CMU PLL for the<br>PCIe 2.0 configurations. |

| Issue                                                                                                                                                                                                                                                                                                                                       | Warkaround                                                                                                                                                                                                                                                                                                                                                              |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Currently the MegaWizard for the Floating Point Matrix<br>Multiplier megafunction allows you to create a multiplier<br>of 256 or more columns in matrix AA, or rows in matrix<br>BB. However, the actual supported column size of matrix<br>AA or row size of matrix BB must be less than 256, or<br>you will receive an unexpected result. | Workaround                                                                                                                                                                                                                                                                                                                                                              |  |
| If you set the value of the base data rate different from the value of the effective data rate, the <b>pre_divide_by</b> on the <b><family name="">_hssi_clock_divider</family></b> is incorrect.                                                                                                                                           | Manually update the value to the required value so that the value of <b>base_data_rate</b> for <b>pre_divide_by</b> is the same as the value for <b>effective_data_rate</b> .                                                                                                                                                                                           |  |
| Ve                                                                                                                                                                                                                                                                                                                                          | ersion 8.1                                                                                                                                                                                                                                                                                                                                                              |  |
| In the Quartus II software version 8.1 and later, the Tcl<br><b>project_open</b> and <b>set_current_revision</b> commands no<br>longer overwrite the compilation database when the<br>database version is incompatible with the current version<br>of Quartus II software. Instead, they generate an error.                                 | To avoid the error and overwrite the database, run<br>project_open -force OF set_current_revision<br>-force.                                                                                                                                                                                                                                                            |  |
| The Assignment Editor does not allow you to edit the location assignment of the GXB Central control unit.                                                                                                                                                                                                                                   | Modify the assignment manually in the Quartus II Settings File (.qsf) while the project is closed.                                                                                                                                                                                                                                                                      |  |
| When LVDS transmitter is implemented using logic cells<br>and when you select <b>Odd deserialization factor</b> , the<br>MegaWizard allows you to choose between the<br>tx_inclock and tx_coreclock port to register<br>the tx_in port. However, it is incorrect to register<br>tx_in using the tx_coreclock.                               | Either preregister the tx_in using a clock with frequency of (output_data_rate/deserialization_factor), or supply a clock of this frequency to the LVDS via the tx_inclock input port and use that clock to register the tx_in inputs.                                                                                                                                  |  |
| This issue does not affect LVDS implementations using the hard SERDES or any implementation using even deserialization factors.                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                         |  |
| The timing constraints auto-generated by the Quartus II software for the altlvds rx_divfwdclk output (that is, when in Soft-CDR mode) were incorrect in versions of the Quartus II software earlier than 8.1. The constraints did not correctly account for an inversion in the rx_divfwdclk clock path.                                    | This issue has been resolved in the Quartus II software version 8.1. Modify designs using a Synopsys Design Constraints File (.sdc) with $rx_divfwdclk$ timing constraints generated by a version of the Quartus II TimeQuest Timing Analyzer earlier than 8.1 to use the correct timing constraints (as generated with the current version of the TimeQuest analyzer). |  |
| The <b>Enable</b> column in the Pin Planner shows only location assignments, and does not show whether other types of assignments are disabled or enabled.                                                                                                                                                                                  | Use the Assignment Editor to view and disable assignments.                                                                                                                                                                                                                                                                                                              |  |
| Version 8.0                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                         |  |
| If you compile a project in the command line, and you<br>open the Quartus II software GUI on that project, you<br>may experience unexpected and/or incorrect results.                                                                                                                                                                       | While compiling a project in the command line, do not open the Quartus II software GUI on that project.                                                                                                                                                                                                                                                                 |  |
| The <b>Open</b> dialog box does not display all files.                                                                                                                                                                                                                                                                                      | Restart the Quartus II software to see all the files.                                                                                                                                                                                                                                                                                                                   |  |
| Creating a new project from the TimeQuest Timing<br>Analyzer GUI can crash the TimeQuest analyzer GUI.                                                                                                                                                                                                                                      | Because the TimeQuest analyzer GUI depends on the open<br>project in the main Quartus II software GUI, create or change<br>projects in the main Quartus II software GUI and not the<br>TimeQuest analyzer GUI.                                                                                                                                                          |  |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Workaround                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The following error occurs when you manually connected<br>the seriesterminationcontrol and<br>parallelterminationcontrol ports on an<br>output buffer atom, but did not make a termination<br>assignment to the corresponding I/O that uses calibrated<br>on-chip termination: "Output buffer atom<br><name> has port <name> connected, but<br/>does not use calibrated on-chip<br/>termination"</name></name>                                                                | Disconnect the seriesterminationcontrol and<br>parallelterminationcontrol ports on the specified<br>output buffer atom, or make an <b>Input Termination</b> or <b>Output</b><br><b>Termination</b> assignment to the corresponding pin that uses a<br>value that includes <b>With Calibration</b> . |
| When you connect the dynamic termination control port<br>on the output buffer of a dedicated output I/O, the error<br>"Output I/O < <i>name</i> > has dynamic<br>termination control connected" OCCURS in a<br>design with no previous errors.                                                                                                                                                                                                                                | If the I/O was generated as part of an IP block, regenerate the IP block. If the I/O was user generated, then disconnect the dynamicterminationcontrol port, or connect it to 0 or logical ground.                                                                                                  |
| An error is issued saying that an output is inverted when feeding the dynamicterminationcontrol port of an output buffer atom.                                                                                                                                                                                                                                                                                                                                                | Remove the specified inversion.                                                                                                                                                                                                                                                                     |
| If there are <b>Dynamic Termination Control Group</b><br>assignments to two different I/Os in the design that have<br>different dynamic termination controls but are assigned<br>to the same group, you will receive the following error:<br>"Atoms <name> and <name> are assigned<br/>to the same dynamic termination<br/>control group, but their dynamic<br/>termination controls are not<br/>compatible"</name></name>                                                    | Remove all <b>Dynamic Termination Control Group</b> assignments<br>from the design, because they are no longer necessary. If the<br>assignments were created by an IP block, regenerate the block.                                                                                                  |
| The Merged Registers and the Inverter Push-Back<br>Through Register report panels under the Analysis &<br>Synthesis Formal Verification report may be missing or<br>incomplete in the Quartus II software versions 8.0 and<br>later.                                                                                                                                                                                                                                          | The information is available in the following two report panels in<br>the Analysis & Synthesis Optimization Results report under<br>Register Statistics: Registers Removed During Synthesis (for<br>merged registers), and Inverted Register Statistics (for inverted<br>registers)                 |
| In the Quartus II software versions 8.0 and later, I/O<br>primitives do not support exact pin location assignments<br>for designs targeting Cyclone III, Stratix III, and<br>Stratix IV devices. If your design contains I/O primitives<br>with exact pin location assignments, you will see the<br>following error:                                                                                                                                                          | Instead of using an I/O primitive you can set an exact location<br>using the chip_pin attribute, or through the Assignment<br>Editor.                                                                                                                                                               |
| The location assignment on the I/O<br>Primitive instance "inst1" specifies<br>an exact pin location                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                     |
| Projects created in versions of the Quartus II software<br>earlier than version 8.0 that use Incremental Compilation<br>will not work properly with the smart compilation feature<br>in the Quartus II software versions 8.0 and later. A<br>message specifying a detected change in the<br>partition_hierarchy assignment is issued and<br>all stages of the flow are executed. Design Space<br>Explorer, which leverages smart compilation technology,<br>is also affected. | In the Quartus II software versions 8.0 and later, open the<br>project in the GUI and re-save the project before using the<br>Design Space Explorer or smart compilation.                                                                                                                           |

| Issue                                                                                                                                                                                                                                                                              | Workaround                                                                                                                                                                                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A new assignment check was introduced in Quartus II software version 8.0 that checks whether I/Os are fully constrained.                                                                                                                                                           | Fully constrain I/Os to remove these warnings.                                                                                                                                                |
| Any I/Os that are not fully constrained appear as a line in<br>a table in the Fitter report under I/O Assignment Analysis<br>Warnings. The reason for the warning appears in the<br>table.                                                                                         |                                                                                                                                                                                               |
| Certain conditions are warnings; others are errors. For<br>example, an I/O with no assignments at all will have a<br>reason of "Incomplete set of assignments" and an I/O<br>with only an I/O standard assignment will have a reason<br>of "Missing drive strength and slew rate". |                                                                                                                                                                                               |
| Vers                                                                                                                                                                                                                                                                               | sion 7.2 SP1                                                                                                                                                                                  |
| When reading a Memory Initialization File (.mif),<br>Quartus II software versions 7.2 and later generate                                                                                                                                                                           | Open the affected Memory Initialization File and search for the "%" character.                                                                                                                |
| "uninitialized memory addresses" messages, such as:<br>Warning: 2 out of 32 addresses uninitialized. Initializing<br>them to "0". 2 warnings found.                                                                                                                                | Because the Quartus II software version 7.2 supports multiline commenting beginning with a "%" and ending with a "%", if the "%" character is found in the Memory Initialization File, ensure |
| Warning: Address 1 is not initialized.                                                                                                                                                                                                                                             | that it does not act as a multiline separator that treats the address data as a comment, or remove the "% in the Memory                                                                       |
| Warning: Address 3 is not initialized.                                                                                                                                                                                                                                             | Initialization File.                                                                                                                                                                          |
| Quartus II software versions earlier than version 7.2 do not have this issue.                                                                                                                                                                                                      |                                                                                                                                                                                               |
| V                                                                                                                                                                                                                                                                                  | ersion 7.2                                                                                                                                                                                    |
| Live I/O check may produce an error if reserved pin directions are changed while live I/O check is enabled.                                                                                                                                                                        | Turn live I/O check off and back on again to remove the error.                                                                                                                                |
| Using Parallel Flash Loader IP optimized for speed<br>adversely affects the CFI device programming time when<br>using the EthernetBlaster download cable.                                                                                                                          | Use the USB Blaster or ByteBlaster II download cable instead of<br>the EthernetBlaster Download Cable, or use the Parallel Flash<br>Loader IP optimized for area instead of speed.            |
| V                                                                                                                                                                                                                                                                                  | ersion 7.1                                                                                                                                                                                    |
| On Windows, the following cores may fail to run when                                                                                                                                                                                                                               | Delete the PERL5LIB environment variable:                                                                                                                                                     |
| the PERL5LIB environment variable is set:                                                                                                                                                                                                                                          | Right-click My Computer and click Properties.                                                                                                                                                 |
| 8B10B Encoder-Decoder                                                                                                                                                                                                                                                              | Click the <b>Advanced</b> tab, and then click <b>Environment Variables</b> .                                                                                                                  |
| POS-PHY Level 4                                                                                                                                                                                                                                                                    | Delete PERL5LIB under both User variables and System                                                                                                                                          |
| RapidIO                                                                                                                                                                                                                                                                            | variables.                                                                                                                                                                                    |
| SerialLite II                                                                                                                                                                                                                                                                      | Restart the Quartus II software.                                                                                                                                                              |
| The Quartus II software can reduce RAM by modifying<br>control signals while maintaining functionality. For<br>example, in many cases a read enable can be converted<br>into a clock enable.                                                                                       |                                                                                                                                                                                               |
| If you open the <b>Print</b> dialog box or the <b>Page Setup</b> dialog<br>box in the Quartus II software, and if you use an HP<br>Business Inkjet 1200 series printer, the Quartus II<br>software may produce an unexpected error.                                                | If you have this printer, Altera recommends updating to the<br>latest version of the drivers, available for free download from the<br>HP website.                                             |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Altera recommends that all soft-CDR channels driven by<br>a PLL are within a distance of 25 SERDES rows<br>(including the unbonded SERDES) from that PLL.                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                      |
| When you launch documentation (PDF and HTML files)<br>from the MegaWizard Plug-In Manager, the MegaWizard<br>uses the <b>Web browser</b> option in the <b>Internet</b><br><b>Connectivity</b> page of the Quartus II <b>Options</b> dialog box.<br>The MegaWizard will sometimes use a setting from a<br>previous version of the Quartus II software than the<br>present version. This can lead to errors if the web<br>browser does not exist on your machine. | Manually edit the WEB_BROWSER variable in the <b>quartus2.ini</b> file and remove the reference to the non-existent web browser.                                                                                                                                                                                                                     |
| Ve                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ersion 6.1                                                                                                                                                                                                                                                                                                                                           |
| You may get one or more messages "Error: Can't<br>generate programming files for<br>project because design file " <name>"<br/>is encrypted. It does not have<br/>license file support that allows<br/>generation of programming files" from<br/>the Assembler when compiling a design that is using<br/>Altera IP with the OpenCore Plus evaluation feature<br/>when your design has VHDL source files that have the<br/>CONStruct "use work.all;".</name>      | The errors are reported for IP source files that were added to<br>your project by IP Toolbench, but which are not actually used<br>during compilation. Remove the files listed in the error<br>messages from your project file list and recompile the design.                                                                                        |
| When a design contains IP that is evaluated using the<br>OpenCore Plus hardware evaluation feature, the<br>Quartus II software produces a sequence of Info<br>messages beginning with Info: Elaborated<br>megafunction instantiation<br>"pzdyqx:nabboc".                                                                                                                                                                                                        | These messages can be safely ignored.                                                                                                                                                                                                                                                                                                                |
| Vers                                                                                                                                                                                                                                                                                                                                                                                                                                                            | sion 6.0 SP1                                                                                                                                                                                                                                                                                                                                         |
| Running multiple instances of the Quartus II software<br>using the same Quartus Project File (. <b>qpf</b> ) may cause<br>unpredictable results or may cause the Quartus II<br>software to crash.                                                                                                                                                                                                                                                               | Altera recommends that you not open multiple instances of the Quartus II software using the same project.                                                                                                                                                                                                                                            |
| Ve                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ersion 6.0                                                                                                                                                                                                                                                                                                                                           |
| In the classic Timing Analyzer, when a clock (base or<br>derived) is assigned to an internal register, then data<br>paths to and from the register are not analyzed for clock<br>setup and clock hold analysis.                                                                                                                                                                                                                                                 | First, analyze the design with the clock settings assigned to the<br>internal registers. Then remove the clock settings from the<br>internal registers and perform a second analysis, checking only<br>paths to and from those registers. The other resolution is to use<br>the TimeQuest Timing Analyzer instead of the classic Timing<br>Analyzer. |
| The TimeQuest Timing Analyzer erroneously analyzes paths to the asynchronous data pins of registers (that is, the adata pin) during a recovery/removal analysis.                                                                                                                                                                                                                                                                                                | Apply the set_false_path command from the asynchronous data signal's source port or register to declare these paths as false paths.                                                                                                                                                                                                                  |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                   | Workaround                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| If you change the type of a parameter setting in the<br>Quartus II Settings File ( <b>.qsf</b> ) or a Block Design File<br>( <b>.bdf</b> ) and recompile your design, your change appears<br>to have no effect. The type of a parameter is denoted by<br>appending a prefix such as "B" (binary), "D" (decimal).<br>For example, B"10101" represents the binary string<br>"10101", but D"10101" represents the decimal number<br>10101. | Delete the <i><project></project></i> \db directory and recompile the design.                                                       |
| Version 5.                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 SP2 and earlier                                                                                                                   |
| Path names longer than 229 characters can cause an internal error in the Quartus II software.                                                                                                                                                                                                                                                                                                                                           | Make sure that all path names do not exceed 229 characters.<br>This limitation applies to Windows and Linux platforms.              |
| If you make a single-point CUT=ON assignment to a<br>node, and then override it with a point-to-point<br>CUT=OFF assignment on a specific path, the OFF<br>assignment will not be honored.                                                                                                                                                                                                                                              |                                                                                                                                     |
| The Classic Timing Analyzer does not recognize non-PLL clock signals when using any PLL megafunction.                                                                                                                                                                                                                                                                                                                                   | Make clock settings assignments to all non-PLL clocks.                                                                              |
| The Quartus II software does not support design file<br>names with more than one extension. For example, you<br>cannot use the file name <b>file.eda.edif</b> .                                                                                                                                                                                                                                                                         | Use design file names with only one extension.                                                                                      |
| Running individual Quartus II software executables<br>( <b>quartus_map</b> , <b>quartus_fit</b> , and so on) from within the<br>Quartus II Tcl Console may cause the Quartus II software<br>to crash.                                                                                                                                                                                                                                   | Run individual executables either from within the Quartus II scripting shell ( <b>quartus_sh</b> ) or directly at a command prompt. |
| Do not open, change permissions, or delete the /< <i>project</i><br><i>directory</i> >/db directory or any file therein while any<br>Quartus II executable is running.                                                                                                                                                                                                                                                                  |                                                                                                                                     |

# **Platform-Specific Issues**

## **Windows Platforms Only**

| Issue                                                                                                                                                                                     | Workaround                                                                                                                              |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| Version 9.0 SP1                                                                                                                                                                           |                                                                                                                                         |  |
| For Windows Vista 64-bit, when you install the update for the<br>Quartus II software version 9.0 SP1, the software requires<br>you to terminate the jtagserver process before you update. | Reboot before installing the Quartus II software version 9.0 SP1, without opening the 9.0 software in between rebooting and installing. |  |
| Version 9.0                                                                                                                                                                               |                                                                                                                                         |  |
| When Parallel Synthesis is on, the <b>Stop</b> button in the Quartus II software GUI may not stop all the child processes of <b>quartus_map</b> in Windows.                               | Use the Task Manager window to stop all the child processes.                                                                            |  |

| Issue                                                                                                                                                                                                                                                                                                                                                                                          | Workaround                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Versio                                                                                                                                                                                                                                                                                                                                                                                         | n 8.0                                                                                                                                                                                                                                                                               |
| The introduction of Microsoft Security Update MS05-026 prevents the proper display of Quartus II Help across a network, including displaying popups.                                                                                                                                                                                                                                           | To properly display HTML Help files, you must access them<br>from a local PC. If you are unable to access Help files<br>locally, go to Microsoft Knowledge Base Article 896054<br>( <b>support.microsoft.com/?kbid=896054</b> ) for more<br>information about possible workarounds. |
| Version                                                                                                                                                                                                                                                                                                                                                                                        | 7.2 SP1                                                                                                                                                                                                                                                                             |
| When you install the Quartus II software version 7.2 SP1, the<br>Nios II IDE, or any Altera-provided patches on Windows Vista<br>with <b>User Account Control (UAC)</b> turned on, the Program<br>Compatibility Assistant issues the warning: "This<br>program might not have installed<br>correctly."                                                                                         | You can safely ignore this message by selecting <b>This</b><br><b>program installed correctly</b> or you can turn off UAC before<br>installing the software.                                                                                                                        |
| Version 5.1 SP                                                                                                                                                                                                                                                                                                                                                                                 | 2 and earlier                                                                                                                                                                                                                                                                       |
| <ul> <li>If you do not have Administrator privileges when you install the Quartus II software, certain features of the software, particularly the online Help, will not work properly, for example:</li> <li>Software guards (parallel and USB)</li> <li>Programming with JTAG server</li> </ul>                                                                                               | Altera recommends that you have Administrator privileges<br>when installing the Quartus II software.                                                                                                                                                                                |
| If the full, hierarchical name of an instance exceeds 247<br>characters, it may not be displayed properly in the Quartus II<br>user interface. This problem occurs most often with EDIF<br>netlist files generated by other EDA synthesis tools.                                                                                                                                               | Limit the full, hierarchical instance name to fewer than 247 characters if possible.                                                                                                                                                                                                |
| If you install the stand-alone Quartus II Programmer and the<br>Quartus II software, and then uninstall either one, the<br>Programmer may report "JTAG Server internal<br>error code 82 occurred" when you click the Add<br>Hardware button in the Hardware Setup dialog box on the<br>Edit menu. This error occurs because uninstalling the<br>software has disabled the JTAG Server service. | Manually restart the JTAG Server service by locating the <b>jtagserver.exe</b> program and at a command prompt for that directory, type jtagserverinstall <enter></enter>                                                                                                           |

## **Linux Platforms Only**

| Issue                                                                                     | Workaround |
|-------------------------------------------------------------------------------------------|------------|
| Version 9.0                                                                               |            |
| After you generate fan-in connections in the Chip<br>Planner, the print preview is blank. |            |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Workaround                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ١                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | /ersion 8.1                                                                                                                                                                                                                                                                                                                                                         |  |
| The Altera Complete Design Suite version 8.1 cannot be<br>installed from the default DVD mount point on Red Hat<br>Linux 5.0 32-bit and 64-bit machines.                                                                                                                                                                                                                                                                                                                       | To install the Altera Complete Design Suite version 8.1 on Linux<br>5.0:<br>1. Insert the DVD disc.<br>2. Run mount -o ro, nosuid, nodev, uid=0<br>/dev/ <cd_device_node> / <mount_directory><br/>If you are using CentOS 5, <cd_device_node> is hdc.<br/>4. Run / <mount_directory>/install.</mount_directory></cd_device_node></mount_directory></cd_device_node> |  |
| On Linux, the MegaWizards for ALTFP_INV,<br>ALTFP_INV_SQRT, ALTFP_EXP, and ALTFP_LOG may<br>exit unexpectedly if you don't wait for the resource<br>estimate display to finish updating. For wide data, this<br>update could take several minutes. If you click <b>Finish</b><br>before the resource display is updated, the wizard<br>results are still valid, but the MegaWizard may exit<br>unexpectedly after it completes.                                                | It is safe to ignore this unexpected exit.                                                                                                                                                                                                                                                                                                                          |  |
| Under Linux Red Hat Enterprise version 5 64-bit,<br>opening the Text Editor during a compilation may<br>occasionally cause the Quartus II software to crash.                                                                                                                                                                                                                                                                                                                   | Wait until the compilation completes before opening the Text Editor.                                                                                                                                                                                                                                                                                                |  |
| ١                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | /ersion 6.1                                                                                                                                                                                                                                                                                                                                                         |  |
| Under some circumstances, your web browser software<br>may fail to launch correctly from the IP MegaStore<br>MegaWizard Plug-In Manager. The web browser defined<br>in the MegaWizard Plug-In Manager for the IP<br>MegaStore inherits the environment settings from the<br>Quartus II software. Specifically, the<br>LD_LIBRARY_PATH environment variable may<br>contain entries that conflict with web browsers such as<br>FireFox, preventing them from starting correctly. | Edit the script that launches the web browser to make sure the Quartus II directories are the last entries in the LD_LIBRARY_PATH variable.                                                                                                                                                                                                                         |  |
| Version 6.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                     |  |
| While any shortcut menu is open from an undocked dockable window, if you right-click the title bar, then all activity in the title bar (left-click and drag, shortcut menu, ' <b>X</b> ' close button) stops working.                                                                                                                                                                                                                                                          | Display a shortcut menu again and perform any action except right-clicking in the title bar to restore normal operation.                                                                                                                                                                                                                                            |  |

# **Device Family Issues**

#### Arria II GX

| Issue                                                                                                                                                                                                                                                         | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Versi                                                                                                                                                                                                                                                         | on 9.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Arria II GX transceiver channel reconfiguration support is<br>incomplete in the Quartus II software version 9.0. The<br>reconfiguration Memory Initialization File ( <b>.mif</b> ) required for<br>channel reconfiguration is not generated by the Assembler. | Manually change the device to a Stratix IV EP4SGX230ES<br>device on the <b>Device</b> page in the Quartus II software, and<br>compile the design to generate a Stratix IV MIF. This MIF can<br>be used in designs targeting Arria II GX devices, because the<br>subset of features supported by Arria II GX devices are<br>equivalent to those in Stratix IV devices. The<br>altgx_reconfig 'error' port is asserted due to this<br>difference, but this error can be ignored. |

## Cyclone III

| Issue                                                                                                                                                                                                                                                                                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version                                                                                                                                                                                                                                                                                                                                                                                         | 9.0 SP1                                                                                                                                                                                                                                                                                                            |
| In the Quartus II software version 8.0 and later, for designs targeting Cyclone III devices, the Fitter may introduce incorrect logic when you select <b>Extra Effort</b> in the <b>PowerPlay power optimization</b> option in the <b>Analysis &amp; Synthesis Settings</b> page. Designs with M9K memory blocks that use both the clock enable and rden (read enable) signals may be affected. | Select <b>Normal compilation</b> for the <b>PowerPlay power</b><br><b>optimization</b> option.<br>Alternatively, disable Fitter power optimizations on memory<br>blocks only by setting <b>Optimize Power during Fitting</b> to<br><b>Normal Compilation</b> on your memory blocks using the<br>Assignment Editor. |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                            | Workaround                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Versi                                                                                                                                                                                                                                                                                                                                                                                                                            | on 8.0                                                                                                                                                                                                                                                                                                                                                                                                              |
| If you use DDR or DDR2-SDRAM memory interfaces in<br>designs targeting Cyclone III devices, you may receive the<br>following warning from the TimeQuest Timing Analyzer:<br>Critical Warning: The register <name><br/>fed by pin <dq ck0="" or="" pin=""> must be<br/>placed in adjacent LAB <name adjacent<br="" of="">LAB&gt; instead of <name current="" ff<br="" of="">location&gt; to the result.</name></name></dq></name> | If the adjacent LAB is already used by DDIO input registers<br>for other pins, you may receive this warning because no<br>more than two global clocks (inverted clocks are counted<br>separate from non-inverted clocks) may feed a LAB. To fix<br>the warning, you need to move the CKO/CKO# pins to a<br>location with a free adjacent LAB. A possible solution is to<br>swap CKO/CKO# with CK1/CK1# or CK2/CK2#. |
| When you receive one of the following messages, there is a timing violation issue that needs to be fixed:<br>Critical Warning: The register <name><br/>fed by pin <dq cko="" or="" pin=""> must be<br/>placed in adjacent LAB <name adjacent<br="" of="">LAB&gt; instead of <name current="" ff<br="" of="">location&gt; to the result</name></name></dq></name>                                                                 | Fix the problem to avoid violating assumptions made with<br>the macro timing analysis used for Cyclone III devices. A<br>possible solution is to swap CK0/CK0# with CK1/CK1# or<br>CK2/CK2#.                                                                                                                                                                                                                        |
| Critical Warning: Fitter could not<br>properly route signals from DQ I/Os to<br>DQ capture registers because the DQ<br>capture registers are not placed next to<br>their corresponding DQ I/Os                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <pre>Info: DQ capture register <name> at <location> is not assigned to the adjacent LAB of the corresponding DQ I/O <name> at <location></location></name></location></name></pre>                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                     |

### **Stratix**

| Issue                                                                                                      | Workaround |
|------------------------------------------------------------------------------------------------------------|------------|
| Designs compiled for Stratix EP1S40ES devices must be recompiled for the EP1S40 device before programming. |            |

### Stratix GX

| Issue                                                                                                                                                                                                                                                                                          | Workaround                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Version 6.0                                                                                                                                                                                                                                                                                    |                                                                     |
| Timing simulation performed in the Quartus II software on designs that use the altgxb megafunction in Stratix GX devices is not accurate on the $rx_clkout$ and $rx_out$ outputs. The simulation is functionally correct, but the relative timing delays between the signals are not accurate. | Perform your timing simulation in another tool such as<br>ModelSim. |

## **Stratix II GX**

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Workaround                                                                                                                                                                  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Version 8.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                             |  |
| Versions of the Quartus II software earlier than 8.1 allowed<br>illegal GXB configurations with very high PLL input clock<br>frequency and very lower GXB datarate. Compiling these<br>configurations in the Quartus II software version 8.1<br>produces an error.                                                                                                                                                                                                          | For the Quartus II software version 8.1, re-generate the design with the MegaWizard, and change to the frequency and datarate to adhere to the new limits, as necessary.    |  |
| Version 7.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                             |  |
| The VCS flag -ntb_opts +check can produce the following error when running Synopsys VCS simulation using <b>stratixiigx_hssi_atoms.v</b> (alt2gxb simulation library):                                                                                                                                                                                                                                                                                                      | Remove the +check+ option when compiling<br><b>stratixiigx_hssi_atoms.v</b> . The check is to report specifically<br>out-of-bound or illegal array access (no other type of |  |
| Error: Illegal array access.                                                                                                                                                                                                                                                                                                                                                                                                                                                | checking).                                                                                                                                                                  |  |
| This out-of-bound/illegal array access at time 0 happens at<br>unused channels/blocks where default parameter values and<br>initial values of ports are not consistent.                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                             |  |
| Stratix II GX post-fit compiler databases created in the Quartus II software version 7.1 are not backwards compatible with the Quartus II software version 7.2.                                                                                                                                                                                                                                                                                                             | Rerun the Fitter after importing Stratix II GX projects compiled in the Quartus II software version 7.1.                                                                    |  |
| Versi                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | on 6.0                                                                                                                                                                      |  |
| The latency of alt2gxb megafunction simulations on<br>Stratix II GX is not accurate in comparison to the device. This<br>is due to approximation used in the Quartus II simulation in<br>modeling the analog portion of the hardware. The latency on<br>the digital portion is within the range of a few clock cycles of<br>the device. The latency is an exact match with the hardware<br>when input vectors are carefully made and do not contain<br>any race conditions. | The Stratix II GX Handbook has specified latency range<br>information. The latency information from Quartus II<br>simulations is a good approximation.                      |  |

## Stratix III

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Workaround                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Version 9.0 SP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                               |
| <ul> <li>The TimeQuest Timing Analyzer incorrectly analyzes paths through the DDIO output registers in the Quartus II software version 9.0 SP1 and earlier. Specifically, a positive unate path is analyzed by the TimeQuest analyzer as a negative unate path and vice versa. There are only two cases in the Quartus II software version 9.0 SP1 and earlier when this issue occurs:</li> <li>1. When the DDIO output MUX high input is tied to VCC and the DDIO output MUX low input is tied to GND. This path is a positive unate path, but is analyzed as a negative unate path.</li> <li>2. When the DDIO output MUX high input is tied to GND and the DDIO output MUX low input is tied to VCC. This path is a negative unate path, but is analyzed as a positive unate path.</li> </ul> | Use the TimeQuest Timing Analyzer in the Quartus II<br>software version 9.0 SP2.                                                              |
| unate path.<br>For the two cases above, a minimal timing impact results<br>when analyzing paths through the DDIO output in the<br>Quartus II software version 9.0 SP1 and earlier. When logic<br>(not VCC or GND) feeds the inputs of the DDIO output MUX,<br>the correct unateness is determined and no timing impact<br>results.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                               |
| Versi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | on 8.0                                                                                                                                        |
| You may see an Internal Error during timing analysis on a design targeting a Stratix III device to an I/O with a current strength setting of <b>Minimum Current</b> or <b>Maximum Current</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Replace the current strength setting on the I/O with a correct current strength setting (for example, 12mA), instead of a maximum or minimum. |
| Version 7.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                               |
| If a design that targets Stratix III devices uses LVDS RX in an I/O row, you cannot use half-rate DDR on the TX pins of the same I/O row. As a result, you cannot use DQ pins of a DDR memory interface together with LVDS RX in any Horizontal I/O row.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                               |

## **Stratix IV**

| Issue             | Workaround |
|-------------------|------------|
| See Stratix IV GX |            |

#### Stratix IV GX

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 9.0 SP2                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ALTGX instances using the Deteministic Latency mode may cause the Assembler to unexpectedly exit with the following error:                                                                                                                                                                                                                                                                                                                            | Using the Assignment Editor, add a <b>Global Signal</b><br>assignment on the ALTGX tx_clkout outputs. Set the <b>Global</b><br><b>Signal</b> assignment to either <b>Periphery Clocks</b> or <b>Off</b> .                                                                                                                                                                                                                                                                                                                                                                                   |
| Assembler does not support one atom driving multiple IQTXRX lines yet.                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Version                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9.0 SP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| When you use RX PMA-direct on Stratix IV devices, the<br>timing model in the Quartus II software is incorrect. As a<br>result, the placement algorithm may put a register too close<br>or too far away from the high speed interface. It appears to<br>meet timing in the Quartus II software, but when it runs on<br>silicon, this inaccurate register placement causes timing<br>violations.<br>This issue does not show up in PCS mode because the | Use the Quartus II software version 9.0 SP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| phase comp FIFO in the PCS resolves this timing issue.                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Versi                                                                                                                                                                                                                                                                                                                                                                                                                                                 | on 9.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Transceiver designs using the Auxiliary Transmit (ATX) PLL<br>might produce the following error:<br>Error: ATX Atom "atx_pll" at location<br>"HSSIPLL_X0_Y25_N135" requires a<br>calibration block at location<br>"CALIBRATIONBLOCK_X0_Y2_N135"                                                                                                                                                                                                       | If no existing placed calibration blocks from another<br>transceiver are placed in the corner driving the specified<br>ATX, then one must be implicitly created with a dummy<br>transceiver. Do this by moving or making existing<br>transceiver channel pin assignments in the Pin Planner so<br>that the pins are placed into transceiver blocks 0 or 1 on the<br>same edge of the device as the ATX. You can also create a<br>new transceiver instance of any type and assign one or more<br>pins to the transceiver block 0 or 1 on the same edge of the<br>device as the ATX location. |
| When you instantiate an altgx megafunction in a design that targets a Stratix IV device and uses Basic (PMA Direct) protocol, ignore the <b>Logical address of the PLL</b> on the <b>Reconfig</b> page.                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A GPLL is needed to support PMA-direct channels running at<br>higher data rates. Most of the time, the Quartus II Fitter<br>places the GPLL on the same side as the HSSI channel, as<br>expected. However, sometimes the GPLL and the HSSI<br>channel are placed on different sides.                                                                                                                                                                  | Make a location assignment to the GPLL to ensure that it is<br>on the same side as the HSSI channel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| As a result, if the channels and the GPLL are placed on different sides of the device, the phase-shifts suggested in the <i>Stratix IV Handbook</i> no longer apply, and the design might fail timing.                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| In the Quartus II software version 9.0, the alt_oct<br>megafunction works in designs that target the Stratix III<br>device family but failed to begin calibration for the Stratix IV<br>device family.                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| Issue                                                                                                                                                                                                                                                                                                                                       | Workaround                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A design implementing HSSI transceivers might not fit with<br>the following error(s):<br>Error: Can't place GXB Central Control                                                                                                                                                                                                             | Make the location assignment to pins of transceivers that are clocked by the same reference clock, so that the pins are along the same edge of the device.                |
| Unit atom "cent_unit_instance"                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                           |
| Error: Atom "cent_unit_instance" of type<br>"GXB Central control unit" cannot be<br>placed at location CMU_X119_Y41_N139<br>that is in a different transceiver block<br>location than the following atom(s)                                                                                                                                 |                                                                                                                                                                           |
| Info: Atom "refl_clk" of type "I/O pad"<br>is at location IOPAD_X0_Y10_N145                                                                                                                                                                                                                                                                 |                                                                                                                                                                           |
| <pre>Info: Atom "refl_clk(n)" of type "I/O pad" is at location IOPAD_X0_Y10_N147</pre>                                                                                                                                                                                                                                                      |                                                                                                                                                                           |
| <pre>Info: Atom "refl_clk~input" of type "I/O<br/>input buffer" is at location<br/>IOIBUF_X0_Y10_N146</pre>                                                                                                                                                                                                                                 |                                                                                                                                                                           |
| Transceiver designs with multiple refclk pins driving multiple<br>transceivers, or with multiple core PLLs driving multiple<br>transceivers, might not fit. Multiple errors such as the<br>following might be given:                                                                                                                        | Make the location assignment to groups of transceiver pins<br>that are clocked by the same refclk or core PLL, so that the<br>pins are along the same edge of the device. |
| <pre>Error: Can't place GXB Central Control Unit atom "hsi_rxtx:\g_csg:3:i_csg hsi_rxtx_alt4g xb_dtu8:hsi_rxtx_alt4gxb_dtu8_component  cent_unit0" File: D:/spr/298480/hsi_rxtx.vhd</pre>                                                                                                                                                   |                                                                                                                                                                           |
| Error: Atom<br>"hsi_rxtx:\g_csg:3:i_csg hsi_rxtx_alt4g<br>xb_dtu8:hsi_rxtx_alt4gxb_dtu8_component<br> cent_unit0" of type "GXB Central<br>control unit" cannot be placed at<br>location CMU_X119_Y10_N139 that is in a<br>different transceiver block location<br>than the following atom(s) File:<br>D:/spr/298480/hsi_rxtx.vhd Line: 1508 |                                                                                                                                                                           |
| Info: Atom "refl_clk" of type<br>"I/O pad" is at location<br>IOPAD_X0_Y10_N145                                                                                                                                                                                                                                                              |                                                                                                                                                                           |
| Info: Atom "refl_clk(n)" of type<br>"I/O pad" is at location<br>IOPAD_X0_Y10_N147                                                                                                                                                                                                                                                           |                                                                                                                                                                           |
| Info: Atom "refl_clk~input" of<br>type "I/O input buffer" is at location<br>IOIBUF_X0_Y10_N146                                                                                                                                                                                                                                              |                                                                                                                                                                           |

|                                                                                                                                                                                                                                                                                                                       | <b></b> .                                                                                                                                                                                                                                                                                             |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Issue                                                                                                                                                                                                                                                                                                                 | Workaround                                                                                                                                                                                                                                                                                            |  |
| A transceiver design that has dynamic reconfiguration and that targets a Stratix IV GX device may incur the following                                                                                                                                                                                                 | If you receive this error, you can take one of the following actions:                                                                                                                                                                                                                                 |  |
| Internal Error:<br>Internal Error: Sub-system: FHSSI, File:                                                                                                                                                                                                                                                           | <ul> <li>Regenerate your altgx_reconfig megafunctions in the<br/>Quartus II software version 9.0.</li> </ul>                                                                                                                                                                                          |  |
| /quartus/fitter/fhssi/fhssi_dprio.cpp,<br>Line: 1222                                                                                                                                                                                                                                                                  | <ul> <li>Make sure that all input ports of your altgx_reconfig<br/>megafunction instances are connected to valid input<br/>sources that are not GND or VCC.</li> </ul>                                                                                                                                |  |
| <pre>m_tx_pma_inclk_regs[i] != 0</pre>                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                       | <ul> <li>Insert LCELL buffers before the<br/>reconfig_mode_sel[20] input ports of your<br/>altgx_reconfig megafunction instances.</li> </ul>                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                                                                       | <ul> <li>If your design uses multiple altgx_reconfig megafunction<br/>instances, combine them into one instance.</li> </ul>                                                                                                                                                                           |  |
| Version 8.1                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                       |  |
| Starting in the Quartus II software version 8.1, an altgx<br>megafunction in a design that targets Stratix IV devices<br>generates <b>reconfig_togxb[3:0]</b> input bus.<br>Rx_analogreset is ignored and rx_pll may not work<br>properly in Quartus II simulation if these ports are not<br>connected appropriately. | You must connect reconfig_togxb with reconfiguration<br>controller because of silicon requirements. For functional<br>simulation or module level simulation, you can connect<br><b>reconfig_togxb[3:0] = 4'b0010</b> if you do not have a<br>reconfiguration controller in the same scope to connect. |  |
| Although the ALTGX MegaWizard allows disabling the <b>Insertion of deletion of consecutive characters or order sets</b> option under <b>Rate Match FIFO</b> on the <b>Rate match/Byte</b> order page, this option should not be disabled.                                                                             | You must turn on the <b>Enable insertion or deletion of</b><br><b>consecutive characters or ordered sets</b> option if the ALTGX<br>configuration meets all of the following requirements:                                                                                                            |  |
|                                                                                                                                                                                                                                                                                                                       | Basic protocol                                                                                                                                                                                                                                                                                        |  |
|                                                                                                                                                                                                                                                                                                                       | Double serializer block width                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                                                                                                                                                                                       | Rate Math FIFO enabled                                                                                                                                                                                                                                                                                |  |
| When you choose a base datarate of 6500 Mbps or more and<br>the effective datarate is 1/2 or 1/4 of the base datarate, only<br>an input clock frequency that is 1/20 the base datarate<br>should be allowed. However, the MegaWizard and Compiler<br>currently allow multiple input clock frequencies.                | When you choose a base datarate of 6500 Mbps or more, do not choose an effective datarate that is different from the base datarate.                                                                                                                                                                   |  |

| Issue                                                                                                                                                                                                                                                                                                                                                         | Workaround                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| When you lock a PCS transceiver channel, which is not PMA only, to a central channel (5 or 6) two things might occur:                                                                                                                                                                                                                                         | Remove the location constraint on the pin and/or related atoms or lock the pin down to a regular transceiver channel |
| An internal error:                                                                                                                                                                                                                                                                                                                                            | (1 through 4).                                                                                                       |
| Internal Error: Sub-system: FHSSI, File:<br>/quartus/fitter/fhssi/fhssi_placer.cpp, Line: 2805                                                                                                                                                                                                                                                                |                                                                                                                      |
| golden_bin == channel_bin                                                                                                                                                                                                                                                                                                                                     |                                                                                                                      |
| Or a no-fit error:                                                                                                                                                                                                                                                                                                                                            |                                                                                                                      |
| Error: Can't place GXB Central Control<br>Unit atom<br>"top_alt4gxb_0es9:top_alt4gxb_0es9_comp<br>onent cent_unit0" File:<br>D:/designs/tgx/top.v Line: 633                                                                                                                                                                                                   |                                                                                                                      |
| Error: Atom<br>"top_alt4gxb_0es9:top_alt4gxb_0es9_comp<br>onent cent_unit0" of type "GXB Central<br>control unit" cannot be placed at<br>location CMU_X0_Y10_N139 that is in a<br>different transceiver block location<br>than the following atom(s) File:<br>D:/designs/tgx/top.v Line: 633.                                                                 |                                                                                                                      |
| Versi                                                                                                                                                                                                                                                                                                                                                         | on 8.0                                                                                                               |
| Disabling the output termination assignment on a Stratix IV<br>transmitter transceiver pin (Example:<br>set_instance_assignment -name<br>output_termination OFF -to tx_dataout)<br>without a valid transceiver I/O standard assignment on the<br>pin will result in the following error: "Error: One or<br>more pins are missing I/O standard<br>assignments" | Make a valid HSSI transceiver I/O standard assignment on the pin or enable the output_termination setting.           |
| PCIE Gen 2 x8 will have 8 rateswitch control ports (if 8 channels are used) and only rateswitch[0] will control the operation. rateswitch[7:1] does not have any affect. The same applies to PCIE Gen2 x4 mode (rateswitch[3:1] has no affect).                                                                                                               |                                                                                                                      |

## Stratix II GX & Stratix IV

| Issue                                                                                                                                                                                                                                                                                                                                                           | Workaround                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Version 8.0                                                                                                                                                                                                                                                                                                                                                     |                                                                 |
| When the live I/O check feature of the Pin Planner is turned<br>on and transceiver pins are present in the design, errors<br>similar to the following occur even though the design will<br>pass I/O assignment analysis: Pin <i><name></name></i> does not<br>support I/O standard <i><default i="" o="" standard=""></default></i> for<br><i><name></name></i> | Manually assign the proper transceiver I/O standard to the pin. |

## Cyclone, Stratix & Stratix GX

| Issue                                                                                                                                                                                                                                                                                                                                                                        | Workaround              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Version 6.0                                                                                                                                                                                                                                                                                                                                                                  |                         |
| The method used to report power for clock networks is<br>different between the Quartus II PowerPlay Power Analyzer<br>and the PowerPlay Early Power Estimator (EPE). The<br>Quartus II PowerPlay analyzer reports the power for the<br>resource (pin or PLL) that drives the network, while the EPE<br>reports the power in the Clock Network section of the<br>spreadsheet. | No action is necessary. |

## Cyclone III & Stratix III

| Issue                                                                                                                                                                                                                                                                                  | Workaround                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Version 7.1                                                                                                                                                                                                                                                                            |                                                                                                                                  |
| Location and other assignments made to the altpll<br>megafunction name and intended only for the PLL<br>WYSIWYG are also applied to logic cells created by the altpll<br>megafunction. As a result, you may see errors indicating PLL<br>assignments do not apply to logic cell nodes. | Make assignments intended only for the PLL on the PLL<br>WYSIWYG name only and not on the higher-level altpll<br>hierarchy name. |

## Cyclone III, Stratix III & Stratix IV

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                | Workaround                                                                                                                                  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| Version 8.1                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                             |  |
| In the Quartus II software version 8.1, connecting the <b>stratixiii_crcblock atom</b> to the dedicated CRCERROR pin in a design causes the pin to be connected using Single Event Upset (SEU)-vulnerable core logic instead of the dedicated route unless the <b>Enable error detection CRC</b> option is turned on in the <b>Device and Pin Options</b> dialog box.                                                | When instantiating the <b>stratixiii_crcblock</b> or <b>cycloneiii_crcblock</b> atom, turn on the <b>Enable error detection CRC</b> option. |  |
| Version 8.0 SP1                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                             |  |
| In the Quartus II software version 8.0, incorrect behavior<br>results in designs targeting Cyclone III, Stratix III, or<br>Stratix IV devices when the register has an inverted sload<br>signal and the sdata=GND, and register is packed into<br>either the output register or input register, then the inversion<br>is lost. This behavior is seen as incorrect because the<br>register clears at the wrong times. | This issue is fixed in the Quartus II software version 8.0 SP1.                                                                             |  |

## Stratix & Stratix GX

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Workaround |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Versie                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | on 6.0     |
| The Quartus II PowerPlay Power Analyzer reports PLL,<br>XGMII state machine, GXB transceiver, and I/O pin power as<br>contributors to the power reported for High Speed<br>Transceiver blocks. However, the PowerPlay Early Power<br>Estimator (EPE) spreadsheet reports this power in a "High<br>Speed Transceiver Blocks" section as well as an entry in the<br>"Clock Networks" section. Similarly, the PLL, SERDES<br>blocks, and I/O pins of an LVDS block are reported in the<br>PowerPlay Power Analyzer, and as entries in the Clock<br>Networks and HSDI sections of the EPE spreadsheet. |            |

## Stratix II & Stratix II GX

| Issue                                                                                                                                                                                                                                                                   | Workaround                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Version                                                                                                                                                                                                                                                                 | 8.0 SP1                                                         |
| In Quartus II software versions 8.0 and earlier, the altlvds_tx simulation model for EDA simulation shows that the $tx\_outclock$ signal is edge aligned with the $tx\_out$ signal when $outclock\_Alignment$ is <b>180_DEGREES</b> and USE_EXTERNAL_PLL is <b>ON</b> . | Simulate the design in the Quartus II software version 8.0 SP1. |

## Stratix III & Stratix IV

| Issue                                                                                                                                                                                                              | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Versi                                                                                                                                                                                                              | on 9.0                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| The Serial Flash Loader IP does not function for Stratix III or Stratix IV devices.                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| The Quartus II software version 8.1 and version 9.0<br>incorrectly disable the Parallel OCT on the negative pin of<br>input pairs assigned as Differential SSTL or HSTL I/O<br>standard with Parallel OCT enabled. | To correct this issue, download and install patch 0.55 for<br>Quartus II software version 8.1 and patch 0.03 for Quartus II<br>software version 9.0 from the following locations:<br>Patch for Quartus II software version 8.1:<br>Quartus II 8.1 Patch 0.55 for PC                                                                                                                                                                                            |
|                                                                                                                                                                                                                    | <ul> <li>Quartus II 8.1 Patch 0.55 for PC readme.txt</li> <li>Quartus II 8.1 Patch 0.55 for Linux</li> <li>Quartus II 8.1 Patch 0.55 for Linux readme.txt</li> <li>Patch for Quartus II software version 9.0:</li> <li>Quartus II 9.0 Patch 0.03 for PC</li> <li>Quartus II 9.0 Patch 0.03 for PC readme.txt</li> <li>Quartus II 9.0 Patch 0.03 for Linux</li> <li>Quartus II 9.0 Patch 0.03 for Linux</li> <li>Quartus II 9.0 Patch 0.03 for Linux</li> </ul> |
|                                                                                                                                                                                                                    | For further assistance, contact Altera Technical Support by creating a Service Request at www.altera.com/mysupport and provide them the reference number rd03112009_85.                                                                                                                                                                                                                                                                                        |

| Issue                                                                                                                                                                                                                                                                                               | Workaround                                                        |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|
| Version 8.1                                                                                                                                                                                                                                                                                         |                                                                   |  |
| If you instantiated the altlvds_rx megafunction in the<br>Quartus II software versions earlier than 8.1, you receive this<br>error in the Quartus II software version 8.1: Error:<br>LVDS_RX "rx[0]" has parameter<br>reset_fifo_at_first_lock with illegal<br>value true only value false is legal | Generate the megafunction in the Quartus II software version 8.1. |  |

## Arria GX and Stratix IV GX

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Workaround                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 8.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                        |
| The transmitter analog setting <b>VCCH</b> can be set to <b>Auto</b> and<br>is automatically promoted to 2.5 or 3.0 volts by the Fitter. An<br>error occurs if the promoted voltage does not match the<br>user-assigned I/O standard on the associated transmitter<br>pin. If it does not match, an error similar to this error occurs:<br>Error: I/O standard "1.5-V PCML" on I/O<br>pin "tx_dataout[0]" is incompatible the<br>GXB channel's VCCH voltage setting<br>"1.4V" | Remove the I/O standard setting on the transmitter pin, match the I/O standard on the transmitter pin to the promoted $V_{CCH}$ voltage, or set the $V_{CCH}$ voltage to match the pin's I/O standard. |

#### Arria II GX and Stratix IV

| Issue                                                                                                                                                                                                                                                                                                                              | Workaround                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Versi                                                                                                                                                                                                                                                                                                                              | on 9.0                                                                                                                                          |
| For altgx instantiations that have enabled 8b10b encoding,<br>the reported values in the following Compilation Fitter<br>Reports are incorrect, because they do not account for the<br>data width change due to 8b10b encoding.                                                                                                    | Multiply the reported values in these fields by 8/10 to account for the data width change due to 8b10b encoding and recover the correct values. |
| <ul> <li>Core Clock Frequency in the GXB Receiver Channel<br/>Report</li> </ul>                                                                                                                                                                                                                                                    |                                                                                                                                                 |
| <ul> <li>Core Clock Frequency in the GXB Transmitter Channel<br/>Report</li> </ul>                                                                                                                                                                                                                                                 |                                                                                                                                                 |
| If your transceiver design targeting a Stratix IV or Arria II GX device uses multiple ALTGX_RECONFIG controllers, and any one of these controllers feeds any other controller directly or indirectly (through other logic in the design), you may run into Fitter internal errors or get incorrect post-layout simulation results. | Combine these controllers into a single controller.                                                                                             |

# HardCopy

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Workaround                                                                                                                                                                                                                                                           |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Version 9.0 SP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                      |  |
| If a clock/clear signal drives RAM slices that are placed in a MLAB using a global/regional/periphery clock, and also drives other logic using normal routing, then the global signal usage may not be properly back-annotated to the HardCopy III/HardCopy IV revision. This action can cause problems such as not being able to reproduce the same register packing as the companion Stratix III/Stratix IV revision (if the Fitter packs registers into these RAM slices), and failure to compare revisions with the <b>Compare Revision</b> dialog box. | Either do not allow the Fitter to place these RAM slices into<br>MLABs, or ensure that such signals do not use normal<br>routing to drive other logic.                                                                                                               |  |
| In the Quartus II software version 9.0 SP1, compilation for<br>HardCopy III WB devices and HardCopy IV GX devices is not<br>supported, but these devices are still visible in the Quartus II<br>GUI.                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                      |  |
| Version 8.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                      |  |
| Behavior of region constraints on HardCopy II is changed in<br>the Quartus II software version 8.0 such that all HCell-based<br>logic must be placed within the region boundaries. In<br>Quartus II software versions 7.2 SP3 and earlier, this<br>restriction was not necessary, and there was a 20 HCell<br>tolerance at region boundaries. This new behavior allows<br>you to enable more advanced incremental compilation flows.                                                                                                                        | The change in behavior can cause no-fits because the<br>available area for a region constraint is now smaller than in<br>earlier releases. You may need to increase region sizes in<br>order to achieve a fit.                                                       |  |
| Versio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | on 7.2                                                                                                                                                                                                                                                               |  |
| When compiling a HardCopy II design and using the<br>HardCopy II Advisor to compare timing against the Stratix II<br>FPGA flow, the timing for the I/Os may be different. This<br>difference is because the FPGA compilation used Advanced<br>I/O Timing, which is unsupported for HardCopy II devices, to<br>get I/O delays.                                                                                                                                                                                                                               | When compiling the FPGA, disable Advanced I/O Timing by setting the Quartus II Settings File (.qsf) assignment<br>ENABLE_ADVANCED_IO_TIMING to OFF or turn off<br>Enable Advanced I/O Timing in the Timing Quest Timing<br>Analyzer page in the Settings dialog box. |  |
| Versi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | on 6.0                                                                                                                                                                                                                                                               |  |
| Under certain circumstances, you may receive the following<br>error message when migrating your Stratix II design that<br>contains RAM blocks to HardCopy II:                                                                                                                                                                                                                                                                                                                                                                                               | Turn off the <b>Auto RAM Block Balancing</b> option for your<br>Stratix II design and recompile the design. Then proceed<br>with the migration process.                                                                                                              |  |
| "Error: Source file < <i>file&gt;</i> in directory < <i>dir&gt;</i><br>was compiled at < <i>time&gt;</i> and saved at < <i>time&gt;</i> .<br>The problem reported for the file is:<br>Only in HardCopy II(< <i>design&gt;</i> )."                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                      |  |

# **EPC2 Configuration Devices**

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Workaround                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 6.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                |
| When using the EPC2 configuration device to configure an<br>Altera FPGA using a compressed configuration bit stream,<br>you may encounter a configuration failure due to the<br>CONF_DONE error checking feature. The failure mode occurs<br>when the FPGA releases the CONF_DONE signal outside the<br>acceptable time window. The reason this may occur is<br>because the compression ratio varies depending on the<br>design file. Since the configuration file size varies due to<br>compression there may be insufficient padding at the end of<br>the configuration file. This issue can result in a configuration<br>failure, as indicated by the nSTATUS pin transitioning low<br>near the end of configuration. The error occurs because the<br>CONF_DONE signal is released by the FPGA before the EPC2<br>device expects it to be released. | For assistance implementing the workaround, contact Altera<br>Technical Support at <b>www.altera.com/mysupport</b> and<br>provide the reference number <b>rd01232008_817</b> . |

# **SOPC Builder Issues**

| Issue                                                                                                                                                                                                                                        | Workaround                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 9.0                                                                                                                                                                                                                                  |                                                                                                                                                                                  |
| The TimeQuest Timing Analyzer may report recovery path failures from the SOPC Builder–generated reset synchronizers to the clock crossing bridge's internal dcfifo asynchronous clear signal.                                                | These failing recovery paths may be safely declared as false paths in your design.                                                                                               |
| <b>hw.tcl</b> components cannot be instantiated or edited if any non-string parameters have allowed ranges with display labels.                                                                                                              | Use values without labels in the allowed ranges, or use<br>string parameters.<br>Example range without labels:                                                                   |
| <pre>Example range with labels:<br/>set_parameter_property RESPONSE_PORT<br/>ALLOWED_RANGES { "0:Memory-Mapped"<br/>"1:Streaming" "2:Disabled" }</pre>                                                                                       | <pre>set_parameter_property RESPONSE_PORT ALLOWED_RANGES { 0 1 2 }</pre>                                                                                                         |
| Adding labels to the ALLOWED_RANGES property for a<br>non-String parameter results in a component that you<br>cannot instantiate or edit. For example, the following Tcl<br>code does not compile in the Quartus II software version<br>9.0: | Do not use labels in the ranges or use string parameters. For<br>example, the following Tcl compiles in 9.0:<br>set_parameter_property RESPONSE_PORT<br>ALLOWED_RANGES { 0 1 2 } |
| add_parameter RESPONSE_PORT INTEGER 0                                                                                                                                                                                                        |                                                                                                                                                                                  |
| <pre>set_parameter_property RESPONSE_PORT ALLOWED_RANGES { "0:Memory-Mapped" "1:Streaming" "2:Disabled" }</pre>                                                                                                                              |                                                                                                                                                                                  |
| The On-Chip FIFO Memory component, when used in<br>dual-clock mode, does not properly synchronize some<br>control signals between the two clock domains. This issue<br>can cause timing failures in designs that use the component.          |                                                                                                                                                                                  |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The Component Interface Tcl Reference chapter in volume 4<br>of the Quartus II Handbook, incorrectly lists<br>TERMINATION_WIDE as a parameter to the<br>get_port_properties command. The correct<br>parameter is TERMINATION_VALUE.                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Versi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | on 8.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| For parameters of type std_logic_vector, component authors cannot set the vector's width from within Component Editor.                                                                                                                                                                                                                                                                                                                                                                                                                                                        | After saving the _hw.tcl file in Component Editor, modify the _hw.tcl file to add the parameter's range. The width of the std_logic_vector parameter is derived from the range. For example, a range of 0511 would imply 1 9-bit vector.                                                                                                                                                                                                                                                                                                                                               |
| Thejdi option scans the JTAG chain, gets the first device it finds from the JTAG chain, and applies the JDI information to that device node blindly.                                                                                                                                                                                                                                                                                                                                                                                                                          | If there is more than one device in the chain, please load JDI<br>information using the new <b>device_load_jdi</b> command as<br>part of the device service, inside System Console. With that<br>command, specify the virtual file system path to the device<br>node of interest, so that there is no ambiguity.                                                                                                                                                                                                                                                                       |
| <pre>In the Quartus II software versions 7.1 SP1 and later, you may encounter the following error if you have McAfee VirusScan 8.0.0 Enterprise Edition installed during system generation in SOPC Builder or while doing a build in the Nios II IDE. 4 [main] ? (3920) C:\altera\80\quartus\bin\cygwin\bin\sh. exe: *** fatal error - couldn't allocate heap, Win32 error 487, base 0x6D0000, top 0x6F0000, reserve_size 126976, allocsize 131072, page_const 4096 3 [main] sh 420 fork: child -1 - died waiting for longjmp before initialization, retry 0, exit code</pre> | Either temporary disable McAfee VirusScan 8.0.0 or upgrade<br>to VirusScan 8.5.0i.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0x100, errno 11<br>In previous versions of SOPC Builder, if your _hw.tcl file<br>didn't match the HDL file, the _hw.tcl file was considered the<br>correct file. In the Quartus II software version 8.1, the HDL<br>file is considered the correct file. If correct functioning of<br>your component relies on the _hw.tcl file description<br>overriding the HDL description, your component may not<br>operate correctly.                                                                                                                                                   | Ensure that the description of your component that you provide in your _ <b>hw.tcl</b> file matches the HDL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Incorrect clock interface wiring in generated HDL can occur<br>when Tcl-based components containing clock sources are<br>used. The problem is caused by an incorrect setting in the<br>component hardware Tcl file, for example:<br>set_interface_property clock_source<br>ptfSchematicName<br>Component Editor makes this incorrect assignment when<br>clock source interfaces are created.                                                                                                                                                                                  | To resolve the problem, change the <b>ptfSchematicName</b><br>value to a system-unique string value, rather than an empty<br>string. A sensible value to use is the name of the clock<br>source interface, but this does not work if multiple instances<br>of the clock-sourcing component are used. To support<br>multiple instances, the component can provide a string<br>parameter, which you must assign with a system-unique<br>value. The clock-sourcing component can make the<br><b>ptfSchematicName</b> assignment from this string parameter<br>in an elaboration callback. |

| Issue                                                                                                                                                                                                                                             | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Versi                                                                                                                                                                                                                                             | on 8.0                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| The system interconnect fabric that is automatically created<br>when you generate your system in SOPC Builder does not<br>correctly resolve the bytes that are not selected by the                                                                | Perform the following workaround for each 32-bit,<br>byteenable-free slave port in your SOPC Builder system<br>component:                                                                                                                                                                                                                                                                                                                     |
| byteenable lines on a 64-bit write to a 32-bit Avalon-MM slave interface with no byteenable capability. If a master                                                                                                                               | 1. In SOPC Builder, on the <b>System Contents</b> tab, add an Avalon-MM Pipeline Bridge component.                                                                                                                                                                                                                                                                                                                                            |
| module sends a 64-bit write request to a system component<br>32-bit Avalon-MM slave interface, the write arrives at the<br>slave port as two separate 32-bit writes to consecutive<br>addresses. If the byteenable lines indicate a single 32-bit | 2. In the Avalon-MM Pipeline Bridge editor, under <b>Pipeline</b> options, configure the pipeline bridge with all three pipeline options turned off.                                                                                                                                                                                                                                                                                          |
| write to the destination address, because the byte enables                                                                                                                                                                                        | 3. Under Data options, set Data width to 32 bits.                                                                                                                                                                                                                                                                                                                                                                                             |
| are not asserted for the second half of the 64 bits, the write<br>nevertheless occurs at both addresses. Therefore, if the<br>byteenable lines for the second half of the 64-bit write are                                                        | 4. Under <b>Burst</b> options, turn on <b>Allow bursts</b> and set the <b>Maximum burst size</b> to <b>2</b> .                                                                                                                                                                                                                                                                                                                                |
| not asserted, the address following the destination address<br>is written erroneously.                                                                                                                                                            | 5. Connect the Avalon Memory-Mapped Master Port of the pipeline bridge to the slave port in your SOPC Builder system component.                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                   | 6. Connect the Avalon Memory-Mapped Slave Port of the pipeline bridge to the master module that would otherwise be connected directly to the slave module.                                                                                                                                                                                                                                                                                    |
| A component originally provided and created with SOPC<br>Builder component version 7.2 with multiple clock ports<br>generates an error in the Quartus II software version 8.0.                                                                    | Edit the Tcl Script File (.tcl) associated with the component to remove any derived clocks. This clocking scheme is not supported for the component.                                                                                                                                                                                                                                                                                          |
| The System Console hangs with the message                                                                                                                                                                                                         | Open as many System Consoles as are required before                                                                                                                                                                                                                                                                                                                                                                                           |
| NIOS2OCI::internal_unlock(): Assertion `m_locked' failed.                                                                                                                                                                                         | issuing any commands to any of them.                                                                                                                                                                                                                                                                                                                                                                                                          |
| when accessing a service provided by a Nios II processor<br>and services provided by other modules simultaneously.                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| When masters execute write transactions to narrower-data<br>width slaves, unintended write transactions can occur. The<br>problem can occur only for dynamically-aligned slaves that<br>do not have byteenable ports.                             | When possible, dynamically-aligned slaves should be<br>provided with byteenable ports. In cases where the slave<br>component cannot be modified, a simple workaround for<br>this problem is to insert an Avalon-MM pipeline bridge in<br>between the master and slave. (If this bridge is configured<br>with all three of its pipeline options turned off, the<br>component consists only of wires, and thus consumes no<br>logic resources.) |
| Tooltip information entered into Component Editor is not saved in the component's Tcl Script File (.tcl).                                                                                                                                         | The tooltip can be added to the Tcl Script File manually as the last argument to the <b>add_parameter</b> command.                                                                                                                                                                                                                                                                                                                            |
| If VHDL components have a generic of type<br><b>'std_logic_vector'</b> , the width of the vector cannot be greater<br>than 32 bits.                                                                                                               | Use generics of type <b>integer</b> , or that are less than 32 bits wide.                                                                                                                                                                                                                                                                                                                                                                     |
| On systems where adapters are inserted in front of the widest Avalon-MM slave in the system, generation may fail with the following message:                                                                                                      | Manually readdress the slaves according to the span provided in the error message.                                                                                                                                                                                                                                                                                                                                                            |
| Base address for module_name must be a multiple of its span                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                  | Workaround                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| On Windows Vista-64, when using the 64-bit version of the<br>Quartus II software, SOPC Builder occasionally hangs while<br>generating the system, or while upgrading SOPC Builder<br>system version 6.2 or earlier.                                                                                                                                                                                                                    | Use 32-bit version of the Quartus II software instead of the 64-bit version.                                                                                                                                                                                                                                                |
| The Nios II processor is configurable and may or may not<br>include an MMU, MPU, and extra exception (EE) handling.<br>However, the System Console always presents all registers<br>from these modules as a response to<br><b>processor_get_register_names</b> , even when these registers<br>don't exist. Reading MMU, MPU, and extra exception<br>handling registers when they don't exist returns the value of<br>other registers.  | Don't read registers in the MMU, MPU, or EE modules when<br>the Nios II processor does not include these options.                                                                                                                                                                                                           |
| Version                                                                                                                                                                                                                                                                                                                                                                                                                                | 7.2 SP1                                                                                                                                                                                                                                                                                                                     |
| Access to bursting components, such as DDR SDRAM, may fail in SOPC Builder.                                                                                                                                                                                                                                                                                                                                                            | The cause for some bursting failures is related to the<br>different bursting capabilities of Avalon-MM master and<br>slave ports. DDR SDRAM supports burst wrapping whereas<br>other components do not. To resolve this issue, ensure that<br>burst boundaries are not crossed during burst transactions.                   |
| Version 7.2                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                             |
| In a Nios II system, if you turn on <b>Enable bursts</b> for the <b>Data</b><br><b>master</b> settings in the Nios II processor, data master burst<br>reads of size > 1 from unassigned locations result in system<br>lockup.                                                                                                                                                                                                          | Avoid making data master reads from unassigned locations.                                                                                                                                                                                                                                                                   |
| When a latent-aware Avalon master does a read access to a<br>nonexistent location, the Avalon bus fabric returns a dummy<br>response so that the reading master does not stall. However,<br>only a single response (readdatavalid pulse) is<br>returned. If a burst read is done to a nonexistent location, the<br>bursting master receives only the single response, and stalls<br>while awaiting the remaining readdatavalid pulses. |                                                                                                                                                                                                                                                                                                                             |
| SOPC Builder generation may fail with Java errors when the<br>system is generated from the command line using a Tcl<br>script. These errors occur if no Xserver is running on your<br>machine.                                                                                                                                                                                                                                         | Set up an Xserver on your machine and regenerate the SOPC Builder system.                                                                                                                                                                                                                                                   |
| The SOPC Builder may generate errors regarding address<br>span overlap when generating systems with bursting<br>masters and wide data path widths of 32 bits or more.                                                                                                                                                                                                                                                                  | Move the native addressing components farther apart so that<br>base addresses won't overlap even if the span grows by a<br>factor of 2 (or 4 if the data width is 128 bits).                                                                                                                                                |
| Versi                                                                                                                                                                                                                                                                                                                                                                                                                                  | on 7.1                                                                                                                                                                                                                                                                                                                      |
| Custom components created in versions of SOPC Builder<br>earlier than 7.1 that have data widths that are not multiples<br>of two and greater than 8 bits will not upgrade properly.                                                                                                                                                                                                                                                    | Import your custom logic into Component Editor and specify<br>a data width that is at least eight bits wide and a multiple of<br>two (8, 16, 32, 64, etc) If you increase the width of your<br>component to comply with these limits, the Quartus II<br>software automatically removes any unused bits during<br>synthesis. |

| Issue                                                                                                                                                                                                  | Workaround                                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| An Avalon-MM master connected through an Avalon-MM pipeline bridge or Avalon-MM clock crossing bridge to Avalon-MM slaves that use native addressing will fail if the bridge is wider than the master. | Do not connect a narrow Avalon-MM master to a wider<br>Avalon-MM bridge if that master accesses an Avalon-MM<br>slave that uses native addressing through the bridge. |
| The Component Editor in SOPC Builder does not support Verilog HDL design files $(.v)$ that have multiple modules or VHDL design files $(.vhd)$ with multiple entities.                                 | Use only one module for each Verilog HDL design file and one entity for each VHDL design file.                                                                        |
| If a module dependency loop is reported between the DMA controller and pipeline bridge, the resulting system may still be functional.                                                                  | The system can be generated by holding down Ctrl and clicking the <b>Generate</b> button.                                                                             |

# **EDA Integration Issues**

| Issue                                                                                                                                                                                                                                                                                                                                                                              | Workaround                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Versi                                                                                                                                                                                                                                                                                                                                                                              | on 9.0                                                                                   |
| Mentor Graphics ModelSim 6.4a has a known issue in which<br>a GUI query for design information may appear to slow<br>during the loading of a design, after compilation. This<br>behavior is more noticeable for large scale designs,<br>especially those with transceivers. However, the GUI is not<br>actually frozen, and the design is loaded with a longer than<br>usual time. | This issue is fixed in Mentor Graphics ModelSim versions<br>6.4b and later.              |
| VHDL simulators such as Mentor Graphics ModelSim and                                                                                                                                                                                                                                                                                                                               | To turn off the warnings from the ModelSim software:                                     |
| Cadence NCSim software produce warnings such as the<br>following when simulating designs that include altgx<br>MegaWizard-generated designs targeting Stratix IV and                                                                                                                                                                                                               | <ol> <li>In the \$modelsim_instal_dir/modelsim.ini, type the<br/>following:</li> </ol>   |
| Arria II GX devices:                                                                                                                                                                                                                                                                                                                                                               | ; Turn off warnings from the std_logic_arith, std_logic_unsigned                         |
| Time: 114168 ps Iteration: 52<br>Instance:                                                                                                                                                                                                                                                                                                                                         | ; and std_logic_signed packages.                                                         |
| /gx_reconfig/b2v_u_altgxb/b2v_inst/gxb_                                                                                                                                                                                                                                                                                                                                            | StdArithNoWarnings = 1                                                                   |
| <pre>sts12_alt4gxb_pc3b_component/transmit_p cs0/digi_tx_1/tx_ctrl_1/ph_fifo_tx_1</pre>                                                                                                                                                                                                                                                                                            | ; Turn off warnings from the IEEE<br>numeric_std and numeric_bit packages.               |
| <pre># ** Warning: There is an 'U' 'X' 'W' 'Z' '-' in an arithmetic</pre>                                                                                                                                                                                                                                                                                                          | NumericStdNoWarnings = 1                                                                 |
| operand, the result will be 'X'(es).                                                                                                                                                                                                                                                                                                                                               | Or, in the ModelSim software, run <b>script</b> :, and then add this line after loading: |
|                                                                                                                                                                                                                                                                                                                                                                                    | set StdArithNoWarnings 1                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                    | 2) In the Cadence NCSim (NC-VHDL)software:                                               |
|                                                                                                                                                                                                                                                                                                                                                                                    | a) At the NCSIM command prompt, type:                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                    | <pre>nCsim&gt; set pack_assert_off {std_logic_arith}</pre>                               |
|                                                                                                                                                                                                                                                                                                                                                                                    | b) NCSIM run <b>script:</b>                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                    | c) Create a text file, for example, <b>run.do</b> , with the following content:          |
|                                                                                                                                                                                                                                                                                                                                                                                    | set pack_assert_off {std_logic_arith}                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                    | run                                                                                      |

| Issue                                                                                                                                                                                                                                                                                                                                  | Workaround                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| If you are using the Cadence NCSim (NC-VHDL) software for reconfiguration with the altgx_reconfig megafunction, the <b>ncelab</b> command requires a -relax option.                                                                                                                                                                    | Use the -relax option.                                                                                                                                                                                                                                                                                                              |
| Versi                                                                                                                                                                                                                                                                                                                                  | on 8.1                                                                                                                                                                                                                                                                                                                              |
| ModelSim version 6.3g has optimization turned on by<br>default. Optimization can generate incorrect simulation<br>results, especially when there is a race condition or there are<br>unconnected input ports in Verilog designs.                                                                                                       | <ul> <li>Turn off optimization in one of the following ways:</li> <li>Comment out the following line in your modelsim.ini file:<br/>;VoptFlow = 1</li> <li>Specify -novopt with the vsim command.</li> </ul>                                                                                                                        |
| Versi                                                                                                                                                                                                                                                                                                                                  | on 8.0                                                                                                                                                                                                                                                                                                                              |
| The clock path delays reported by the PrimeTime software<br>may not be accurate for Stratix III family, due to a limitation<br>in min/max clock path modeling. The clock path delays<br>reported by the PrimeTime software may be off by a few<br>hundred picoseconds, compared to those reported by the<br>TimeQuest Timing Analyzer. |                                                                                                                                                                                                                                                                                                                                     |
| The Quartus II software may show false errors when you exit<br>the Aldec Active-HDL 7.3 GUI containing the waveform<br>window, when the Active-HDL 7.3 GUI was launched via the<br>NativeLink interface.                                                                                                                               | Set waveform mode to standard waveform in Active-HDL 7.3<br>GUI by running the command <b>waveformmode awf</b> , either<br>from the Active-HDL console window or from within the do<br>file, before initializing simulation. You need to complete this<br>process only once because the waveform mode is stored in<br>the registry. |
| If you want to upgrade to Mentor Graphics ModelSim 6.3f<br>release, which is more recent than the Altera- supported<br>version of 6.1g, you can expect some speed up in simulation<br>time. However, there are known issues with the 6.3f release.                                                                                     | Possible solutions include the following:<br>For designs that are giving incorrect simulation results, turn<br>off the optimizer by commenting out the following line in the<br><b>modelsim.ini</b> file:                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                        | ; VoptFlow = 1                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                        | If you use altera_mf.vhd and simulate altsyncram model, avoid the known bug in version 6.3f by typing the following:                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                        | vcom -opt=-clkOpt altera mf.vhd                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                        | instead of the normal compilation:                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                        | vcom altera_mf.vhd                                                                                                                                                                                                                                                                                                                  |
| Versi                                                                                                                                                                                                                                                                                                                                  | on 7.2                                                                                                                                                                                                                                                                                                                              |
| When reporting timing, the Synopsys PrimeTime software issues an error message (UITE-461) that states that <b>rise_edge</b> or <b>fall_edge</b> cannot be satisfied, and assumes zero source latency for certain derived clocks.                                                                                                       | Set variable <b>timing_edge_specific_source_latency</b> to <b>false</b> in the PrimeTime shell before reporting timing.                                                                                                                                                                                                             |
| Mentor Graphics ModelSim Altera Edition 6.1g and the<br>ModelSim SE 6.1g software may run out of memory with an<br>error on the Windows platform, when compiling or<br>simulating a large post-fit netlist.                                                                                                                            | Use a 64-bit computer running the Linux operating system<br>to compile and simulate the design. Contact Mentor<br>Graphics for additional support.                                                                                                                                                                                  |

| Issue                                                                                                                                                                                                                                                                                                       | Workaround                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 6.1                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                        |
| If there are virtual I/O pin assignments at the time of<br>generating board-level timing files in the STAMP format, and<br>if there is any other tool or format selected in any EDA tool<br>category on the <b>EDA Tool Settings</b> page, you may receive an<br>error when you run the EDA Netlist Writer. | If the design has virtual I/O pin assignments, and you want<br>to generate board-level timing files in the STAMP format,<br>then either remove the virtual I/O pin assignments from the<br>Quartus II Settings File (.qsf) and recompile the design, or<br>make sure the following is true before running quartus_eda: |
|                                                                                                                                                                                                                                                                                                             | All tool and format settings in all categories are set to None with the exception of Board-Level timing analysis tool category.                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                             | STAMP is selected as the EDA format in the <b>Board-Level</b><br><b>Timing Analysis</b> tool category in the <b>Board-Leve</b> l page<br>under <b>EDA Tool Setting</b> s.                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                             | Or, you can run the following command at a system command prompt:                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                             | quartus_edaformat=stamp<br>board_timing <i><project< i="">&gt; -c <i><revision></revision></i></project<></i>                                                                                                                                                                                                          |
| Version 6.0                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                        |
| The ModelSim software may fail to simulate a design if <b>Glitch Filtering</b> is turned on in the EDA Simulation Settings page and the $+nospecify$ option is passed to the ModelSim <b>vsim</b> command.                                                                                                  | Remove the $+nospecify$ option from the ModelSim <b>vsim</b> command.                                                                                                                                                                                                                                                  |
| If you add or change a component in a Library Mapping File (.lmf), the Quartus II software does not recognize the changes upon the next compilation.                                                                                                                                                        | Delete the project database ( <b>db</b> ) directory and recompile.                                                                                                                                                                                                                                                     |

# Memory Interface Issues

| Issue                                                                                                                                                    | Workaround                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| Version 9.0 SP1                                                                                                                                          |                                                                              |
| During timing analysis, a warning regarding the PLL bandwidth<br>setting may appear when there are cascading PLLs driving the<br>ALTMEMPHY megafunction: | Set the bandwidth setting to High for the PLL using the ALTPLL megafunction. |
| "Critical Warning: ALTMEMPHY PLL, <pll<br>name&gt;, when fed by another PLL, must have<br/>bandwidth mode set to High instead of<br/>Auto"</pll<br>      |                                                                              |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DDR3 SDRAM without leveling configurations are supported up<br>to a maximum of 400MHz on Stratix III and Stratix IV devices<br>on -2 and -3 speed grade parts. If you select this configuration<br>for a memory clock frequency greater than 400MHz in the<br>ALTMEMPHY megafunction or DDR3 SDRAM High<br>Performance Controller IP MegaWizard for -2 speed grade<br>devices you are not alerted to the fact that above 400MHz is<br>unsupported, and in addition, you see the following erroneous<br>message:<br>"Info: Calibrated dynamic read and write<br>deskew enabled for DDR3 SDRAM above<br>400MHz"<br>The message is intended for leveling configurations and has no<br>effect outside that configuration.                                                                                                                                                                                                                                                                                                                                                                                                                           | Do not select a memory frequency above 400MHz for<br>DDR3 SDRAM without levelling configurations.                                                                                                                                                                                                                                                                        |
| The without levelling configuration is selected by choosing <b>Discrete Device</b> as the <b>Memory Format</b> in the MegaWizard.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                          |
| Version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 9.0                                                                                                                                                                                                                                                                                                                                                                      |
| There is a possibility that designs with DDR3 ALTMEMPHY<br>megafunctions that target Stratix III or Stratix IV devices can<br>fail setup timing on the <b>mem_ck/mem_ck_n</b> generation path.<br>The TimeQuest Timing Analyzer reports a setup failure on a<br>path similar to the following:<br>From node:<br>phy_alt_mem_phy_inst clk half_rate1.p<br>11 altpl1_component auto_generated pl11 c<br>1k[0]<br>To node:<br>phy_alt_mem_phy_clk_reset:clk DDR_CLK<br>_OUT[0].phase_align_memclk_gen.mem_clk_op<br>a~DFFPHASETRANSFER0<br>Launch clock :<br>altpl1_component auto_generated pl11 c<br>1k[0] (INVERTED)<br>Latch clock :<br>altpl1_component auto_generated pl11 c<br>1k[3] (INVERTED)<br>The path is related to logic used to disable the memory clock.<br>The disable control signal is driven from two sources, one in<br>the controller and one in the PHY. The PHY deasserts the<br>control signal whilst the memory is held in reset and so the<br>PHY source can be ignored.<br>Please note, memory clock disable in this context refers to<br><b>mem_ck/mem_ck_n</b> and not the separate clock enable signal,<br>mem_cke. | <ul> <li>For the memory controller, there are two scenarios:</li> <li>Altera's High Performance Controller is being used. In this case, the disable signal is not driven and so the timing failure can be ignored.</li> <li>A proprietary or third party memory controller is being used. In this case, we advise that the clock disable feature is not used.</li> </ul> |
| Stratix IV external memory interfaces may malfunction in<br>hardware when reading from memory due to hold errors<br>caused by excessively large input delay chain settings on DQ<br>pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | For further assistance, contact Altera Technical Support<br>by creating a Service Request at<br><b>www.altera.com/mysupport</b> and provide them the<br>reference number <b>rd03042009_673</b> .                                                                                                                                                                         |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Workaround                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Designs with ALTMEMPHY IP (But not DDR/2/3 HP Controller IP) and that target Stratix III and Stratix IV devices, when configured with single-ended DQS, may fail with the following fitter error:                                                                                                                                                                                                                                                                                                                           | No connections should be made to the PHY's<br>mem_dqs_n (mem_dqsn) port when it is instanced,<br>and the references to mem_dqs_n (mem_dqsn) in the<br><variation>_pin_assignments.tcl script should be<br/>deleted. The design should then compile and fit</variation> |
| Error: Bidirectional I/O "mem_dqs_n[0]"<br>uses parallel termination, but does not<br>have dynamic termination control<br>connected File: design top.v(hd)                                                                                                                                                                                                                                                                                                                                                                  | successfully.                                                                                                                                                                                                                                                          |
| This error occurs because the mem_dqs_n (or mem_dqsn for non-AFI) bidirectional I/O is present in the top level PHY I/O and is also referenced in the <i><variation>_pin_assignments.tcl</variation></i> script, but there are no I/O elements for DQSN present in the IP.                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                        |
| Some DDR3 SDRAM memory presets used by the<br>ALTMEMPHY and DDR3 HP Controller IP have been updated in<br>the Quartus II software version 9.0. If you are migrating<br>existing designs from the Quartus II software version 8.1 to<br>9.0, you may find that the memory preset parameters in your<br>design were not updated with the 9.0 changes even though you<br>re-generated the core. The presets affected by this change are<br>Micron MT8JTF12864AY-1G1, Micron MT8JTF25664AY-1G0,<br>and Micron MT41J128M8BY-187. | In the ALTMEMPHY MegaWizard GUI, select any different<br>memory preset and then re-select the original preset<br>(remember to re-do any modifications to the preset such<br>as DQ width, CAS latency, and so on). Click <b>Finish</b> to<br>re-generate the core.      |
| The ALTMEMPHY megafunction for DDR3 SDRAM on Stratix III<br>and Stratix IV devices in the Quartus II software version 9.0 has<br>the following hardware, compilation, and simulation support.                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                        |
| Hardware support:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                        |
| <ul> <li>x4 and x8 DDR3 SDRAM in UDIMM, SODIMM and<br/>MicroDIMM format</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                        |
| <ul> <li>x4 and x8 DDR3 SDRAM device support up to and including<br/>80-bit interface widths. DDR3 SDRAM interfaces using<br/>components must follow Altera-recommended layout<br/>guidelines</li> </ul>                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                        |
| <ul> <li>Single chip select support</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |
| <ul> <li>300MHz to 533MHz full hardware calibration</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                        |
| Simulation support:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                        |
| <ul> <li>Skip calibration simulation between 300 and 400MHz for x4<br/>and x8 DDR3 SDRAM (DIMMs)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                        |
| <ul> <li>Quick calibration simulation between 300 and 533MHz for<br/>x4 and x8 DDR3 SDRAM (DIMMs)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                        |
| <ul> <li>Full calibration simulation between 300 and 533MHz for x4<br/>and x8 DDR3 SDRAM (DIMM)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                        |
| When generating a DDR3 SDRAM core in x4 mode, the MegaWizard GUI gives the following warning:                                                                                                                                                                                                                                                                                                                                                                                                                               | This warning can be ignored for IP generated with the Quartus II software version 9.0.                                                                                                                                                                                 |
| Warning: DDR3 SDRAM with "DQ bits per DQS<br>bit" setting of 4 is not currently<br>operational in hardware. You can use it<br>for IO assignment checking and functional<br>simulation in "Skip Calibration" mode.                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                        |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                                 | Workaround                                                                                                                                                                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Designs with ALTMEMPHY or DDR/DDR2 HP Controller IP on<br>Stratix III or Stratix IV that target DDR or DDR2 SDRAM<br>memory with the CAS3 setting in half-rate mode and use the<br>AFI option are susceptible to fail in hardware. This is caused by<br>the address/command pipeline depth being set too low for<br>CAS3 operation, and it must be increased by one to avoid<br>potential failures in the postamble protection logic. | For further assistance, contact Altera Technical Support<br>by creating a Service Request at<br>www.altera.com/mysupport and provide them the<br>reference number rd03202009_961.                                                   |
| If your Stratix IV memory interface design uses DQ data groups<br>that wrap between vertical and horizontal (hybrid) I/O banks,<br>you will receive the following compilation error in the Quartus II<br>software versions 9.0 and earlier:<br>Error: Cannot place DQ I/O "mem_dq[nn]" to<br>I/O location Pin_Nn since its memory                                                                                                     | For further assistance, contact Altera Technical Support<br>by creating a Service Request at<br><b>www.altera.com/mysupport</b> and provide them the<br>reference number <b>rd02222009_659.</b>                                     |
| interface I/O group cannot be placed<br>In the Quartus II software version 8.1 and earlier, when you turn<br>on <b>Full Rate with Dynamic Termination</b> in the ALTMEMPHY<br>MegaWizard for a design with DDR2, the Write DQS strobe<br>edges are missing from the writer transaction that directly<br>follows the previous read. Typically, 6 DQS edges are observed<br>as opposed to the expected 8.                               | Recompile your design in the Quartus II software version<br>9.0 with the ALTMEMPHY megafunction.                                                                                                                                    |
| Version                                                                                                                                                                                                                                                                                                                                                                                                                               | 8.1                                                                                                                                                                                                                                 |
| ALTMEMPHY QDRII variations generated in the Quartus II<br>software version 8.0SP1 or earlier using pseudo-x36 mode<br>exits in the TimeQuest Timing Analyzer with an error that<br>includes Missing Stratix III timing model for<br>derated tSW of HSTL_I HPAD                                                                                                                                                                        | Re-generate the ALTMEMPHY variation with the ALTMEMPHY MegaWizard in the Quartus II software version 8.1.                                                                                                                           |
| Version 8.                                                                                                                                                                                                                                                                                                                                                                                                                            | D SP1                                                                                                                                                                                                                               |
| Designs with the QDRII ALTMEMPHY megafunction could fail<br>due to an incorrect mem_doff_n operation. Calibration could<br>begin before the required 2048 clock cycles (to allow the DLL<br>on the memory device to lock) following the deassertion of<br>mem_doff_n.                                                                                                                                                                 | The ALTMEMPHY megafunction in the Quartus II<br>software version 8.0 SP1 contains logic to ensure this<br>condition will not occur. Regenerate the QDRII<br>ALTMEMPHY megafunction with the Quartus II software<br>version 8.0 SP1. |
| Designs with the ALTMEMPHY megafunction generated in the<br>Quartus II software version 8.0 or earlier and that target<br>Stratix III devices for DDR or DDR2 SDRAM interfaces have<br>insufficient SDC timing constraints on the datapath reset logic.<br>This may cause the design to fail power up calibration in some<br>cases.                                                                                                   | Re-generate the memory controller or ALTMEMPHY<br>interface with the Quartus II software version 8.0 SP1 to<br>update the SDC timing constraints.                                                                                   |
| Designs with the ALTMEMPHY megafunction or the DDR/DDR2<br>SDRAM High Performance Controller IP created in the<br>Quartus II software version 8.0 that target DDR or DDR2<br>SDRAM could fail to calibrate correctly in hardware under<br>certain conditions. All variations and device families are<br>potentially affected by this issue.                                                                                           | Regenerate the memory controller or ALTMEMPHY<br>interface with the Quartus II software version 8.0SP1.                                                                                                                             |

| Issue                                                                                                                                                                                                                                                                                                                                                                                                                    | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 8.0                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| The SDC and Tcl scripts generated in Quartus II software<br>versions 7.2 SP3 and earlier for all ALTMEMPHY-based<br>memory interfaces (including the DDR High Performance<br>Controller, the DDR2 High Performance Controller, and the<br>DDR3 High Performance Controllers for all device families) are<br>incompatible with the Quartus II software version 8.0.<br>Compilation may fail in the Fitter with the error: | Regenerate the ALTMEMPHY megafunction with the Quartus II software version 8.0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Error: can't read "pll_ref_clk": no such variable                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| and timing analysis will not run.                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| This error occurs because the node types in the timing netlist<br>generated by the TimeQuest Timing Analyzer in the Quartus II<br>software version 8.0 are different from those generated in<br>version 7.2. An SDC update is required to traverse it correctly.                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| When you compile an ALTPMEMPHY QDRII/QDRII+ SRAM<br>interface in the Quartus II software version 8.0, you may<br>receive this error:<br>Error: Bidirectional I/O "mem_dqsn[0]"<br>uses parallel termination but does not<br>have dynamic termination control                                                                                                                                                             | Regenerate the ALTMEMPHY megafunction with the<br>Quartus II software version 8.0, or change the bidir pins<br>mem_dqs, mem_dqsn, and mem_dq into input-only<br>pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $\begin{tabular}{l l l l l l l l l l l l l l l l l l l $                                                                                                                                                                                                                                                                                                                                                                 | Make sure that the memory parameters $t_{DS}$ , $t_{DH}$ , $t_{IS}$ , and $t_{IH}$ entered into the MegaWizard are referenced to VREF instead of to VIH or VIL. Referencing to VREF should include the time for the signal to go from VREF to VIH/VIL. The nominal slew rate for our devices is 1 V/ns for single-ended outputs and 2 V/ns for differential outputs. The computation should be:<br>(differential DQS) $t_{DS} = t_{DSa}(base) + VIH(ac)min/DQ_slew_rate$<br>(differential DQS) $t_{DH} = t_{DHa}(base) + VIH(dc)min/DQ_slew_rate$<br>(single-ended DQS) $t_{DS} = t_{DS1a}(base) + (VIH(ac)min / DQ_slew_rate) + (VIH(dc)min / DQS_slew_rate)$<br>(single-ended DQS) $t_{DH} = t_{DH1a}(base) + (VIH(dc)min / DQ_slew_rate) + (VIH(dc)min / DQS_slew_rate)$ |
| The calibration sequencer in the ALTMEMPHY megafunction for<br>QDRII SRAM interfaces has been updated to make the<br>calibration algorithm more robust under certain hardware<br>conditions.                                                                                                                                                                                                                             | $\label{eq:time_state} \begin{split} t_{IH} &= t_{IH}(base) + VIH(dc)min/addr_cmd_slew_rate \\ \end{tabular} To guarantee reliable calibration, regenerate all QDRII and QDRII+ SRAM ALTMEMPHY variations in the Quartus II software version 8.0. \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| Issue                                                                                                                                                                                                                                                                                                                                                                        | Workaround                                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| If you generate a DDR/DDR2/DDR3 HP Controller or<br>ALTMEMPHY with <b>Enable dynamic parallel on-chip</b><br><b>termination (OCT)</b> turned on, and then re-generate with it<br>turned off, you will have the old OCT assignments still preset.                                                                                                                             | To avoid this issue, either remove all assignments from<br>your project before running the assignments script from<br>the re-generated project, or use the Pin Planner to apply<br>the assignments in the first instance, and re-generate the<br>assignments. The Pin Planner should then remove the old<br>assignments when you update the IP instance. |
| If the PLL reference clock IO voltage does not match the IO voltage of your memory interface, you receive "no fit" errors on DDR/DDR2/DDR3 HP Controller or ALTMEMPHY of the form:                                                                                                                                                                                           | To resolve the issue, make sure to set an I/O standard on<br>the PLL input clock that has the same voltage as that for<br>your memory interface.                                                                                                                                                                                                         |
| Error: Can't use clock type External Clock Output at location<br>CLKCTRL_PLLL2E1 for clock control block or source node                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                          |
| <snip>altmemddr2_phy_alt_mem_phy_</snip>                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                          |
| clk_reset_siii:clk mem_clk_2x with clock type Dual-Regional<br>Clock clock types do not match.                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                          |
| Cyclone III DDR/DDR2-SDRAM High Performance Controller IP generated prior to the Quartus II software version 8.0 will show the following warning message:                                                                                                                                                                                                                    | To remove the message, re-generate the memory interface using the IP generated in the Quartus II software version 8.0.                                                                                                                                                                                                                                   |
| Read and write timing characteristics of<br>memory interface <instance name=""> are<br/>preliminary</instance>                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                          |
| Designs with the ALTMEMPHY megafunction created in the<br>Quartus II software version 7.2 SP3 and earlier that target<br>Stratix III devices for full-rate DDR or DDR2 SDRAM interfaces<br>incorrectly handle incomplete write bursts causing the<br>remaining write operations in the burst not to be masked due to<br>the DM signals not being returned to the high state. | Re-generate the memory controller or ALTMEMPHY<br>interface with the Quartus II software version 8.0.                                                                                                                                                                                                                                                    |
| The Quartus II software does not automatically place the CK/CK# pins for DDR/DDR2/DDR3 memory interfaces on the same edge as the interface's DQ pins. As a result, you may see the following warning message:                                                                                                                                                                | Place the specified CK pin on the specified edge of the device.                                                                                                                                                                                                                                                                                          |
| Critical Warning: Pin <ck pin=""> must be<br/>placed on a <edge> I/O to match the path<br/>of the read data pins</edge></ck>                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                          |
| The ALTMEMPHY megafunction does not guarantee timing closure when address and command signals are on a side that is across from the DQS/DQ pins (for example, DQS/DQ pins are on the top side and address/commands are on the bottom side of the device).                                                                                                                    | Some of the Stratix IV GX devices do not have user I/Os<br>on the left/right I/O banks as the banks are used for<br>transceivers, forcing the address and command signals to<br>be in the same bank as the DQS/DQ pins limiting the<br>width of your memory interface.                                                                                   |
| RLDRAM II Controller MegaCore functions that were generated<br>in the Quartus II software versions 7.2 SP3 and earlier are<br>missing timing constraints for the capture data between IOE<br>and the FPGA fabric.                                                                                                                                                            | Regenerate the RLDRAM II Controller MegaCore function,<br>and rerun DTW. For detail information, please refer to the<br><i>MegaCore IP Library Release Notes and Errata</i> on the<br>Altera website.                                                                                                                                                    |

| Issue                                                                                                                                                                                                                                                                                                                                                                                  | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Version 7.                                                                                                                                                                                                                                                                                                                                                                             | 2 SP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Designs with the ALTMEMPHY megafunction and that target<br>Stratix II devices for 333 MHz DDR2 SDRAM interfaces may<br>not meet setup timing on the postamble paths in a default<br>compilation.                                                                                                                                                                                       | Re-generate the memory controller or ALTMEMPHY<br>interface with the Quartus II software version 7.2 SP2.<br>Place the registers manually on the resynchronization and<br>postamble paths close to the I/O pins.                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                        | Postamble setup slacks may be further increased in ~50 ps increments by applying the <b>DQS Bus to Input Register Delay</b> logic option in the Assignment Editor to the DQS pin names to increment the slack to the DQS pins in the interface, but with the trade-off cost of decreased postamble enable/disable setup slack. If you use the logic option to increase the delay, make sure your design meets timing on all postamble and postamble enable/disable paths. |
| The ALTMEMPHY megafunction does not support DDR SDRAM with <b>CAS Latency</b> setting <b>2.0</b> or <b>2.5</b> on the Stratix III device family. The MegaWizard does not enforce this restriction, and selecting this option will create a non-working design.                                                                                                                         | Use a <b>CAS Latency</b> setting of <b>3.0</b> .                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Version                                                                                                                                                                                                                                                                                                                                                                                | 7.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| If you have, in the same project, more than one ALTMEMPHY<br>variation generated in different versions of the Quartus II<br>software, you may see a Verilog syntax error reported by<br>synthesis. This error is caused by a common file used by all<br>ALTMEMPHY variations, that has changed from an earlier<br>version of the Quartus II software.                                  | Open all the variations in the ALTMEMPHY MegaWizard in<br>the latest version of the Quartus II software and<br>regenerate them.                                                                                                                                                                                                                                                                                                                                           |
| The Quartus II software version 7.2 does not support automatic<br>placement of the write data clock output pins when you use the<br>ALTMEMPHY megafunction. For Stratix III DDR/DDR2/DDR3<br>SDRAM High Performance Controllers, the Quartus II software<br>automatically places the write data clock output pins correctly,<br>but not for the QDRII+/QDRII SRAM ALTMEMPHY interface. | If your design targets Cyclone III or Stratix III devices, fix<br>this issue by regenerating the memory interface IP in the<br>Quartus II software version 8.0. However, if you use<br>Pseudo x 36 mode for QDRII-SRAM or QDRII+-SRAM on<br>Stratix III devices, place the mem_clk pin for clocking<br>write data on a DQS pin for QDRII+/QDRII SRAM memory<br>interfaces.                                                                                                |

# **Simulation Model Changes**

#### altera\_mf Models

| Model      | Changes                                                                                                                                                          |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| altivds    | <ul> <li>Change rx_dpa_locked behavior to be asserted according to the<br/>new DPA lock circuitry in both internal and external PLL mode.</li> </ul>             |
|            | <ul> <li>Added support for new DPA switching algorithm in Arria II devices,<br/>which is used when parameter enable_dpa_calibration is set<br/>to ON.</li> </ul> |
| altsyncram | <ul> <li>Added support to display module and instance name in warnings and<br/>errors for Verilog model.</li> </ul>                                              |



Important: Altera\_mf.v no longer supports Verilog 1995 standard.

## **Latest Known Quartus II Software Issues**

For more information about known software issues, look for information in the **Quartus II Software Support** page at the following URL:

http://www.altera.com/support/software/sof-quartus.html

## **Software Issues Resolved**

This section lists the numbers of the Customer Service Requests that were fixed or otherwise resolved in this version of the Quartus II software.

| Customer Service Request Numbers Resolved in this Release |          |          |          |
|-----------------------------------------------------------|----------|----------|----------|
| 10635348                                                  | 10661227 | 10669318 | 10669530 |
| 10676575                                                  | 10681196 | 10684090 | 10688721 |
| 10688728                                                  | 10689366 | 10690032 | 10690945 |
| 10694364                                                  | 10694718 | 10694913 | 10695102 |
| 10695744                                                  | 10696099 | 10696222 | 10696819 |
| 10696896                                                  | 10696978 | 10697831 | 10697936 |
| 10698071                                                  | 10698160 | 10698480 | 10698562 |
| 10698947                                                  | 10699267 | 10699348 | 10699544 |
| 10699555                                                  | 10699562 | 10699603 | 10700069 |
| 10700086                                                  | 10700090 | 10700338 | 10700416 |
| 10700827                                                  | 10701002 | 10701252 | 10701499 |
| 10701694                                                  | 10701807 | 10702334 | 10702357 |
| 10702619                                                  | 10703015 | 10703041 | 10703057 |
| 10703117                                                  | 10703864 | 10703879 | 10704312 |
| 10704527                                                  | 10704705 | 10704827 | 10704990 |
| 10705318                                                  | 10705522 | 10705739 | 10706210 |
| 10706227                                                  | 10706556 | 10707005 | 10707477 |
| 10708044                                                  | 10708135 | 10708509 | 10708917 |
| 10709101                                                  |          |          |          |

## **Revision History**

| Revision | Description     |  |
|----------|-----------------|--|
| 1.0      | Initial Release |  |